]> rtime.felk.cvut.cz Git - jailhouse.git/blob - hypervisor/arch/x86/svm.c
x86: Refactor SVM version of vcpu_activate_vmm
[jailhouse.git] / hypervisor / arch / x86 / svm.c
1 /*
2  * Jailhouse, a Linux-based partitioning hypervisor
3  *
4  * Copyright (c) Siemens AG, 2013
5  * Copyright (c) Valentine Sinitsyn, 2014
6  *
7  * Authors:
8  *  Jan Kiszka <jan.kiszka@siemens.com>
9  *  Valentine Sinitsyn <valentine.sinitsyn@gmail.com>
10  *
11  * Based on vmx.c written by Jan Kiszka.
12  *
13  * This work is licensed under the terms of the GNU GPL, version 2.  See
14  * the COPYING file in the top-level directory.
15  */
16
17 #include <jailhouse/entry.h>
18 #include <jailhouse/cell-config.h>
19 #include <jailhouse/control.h>
20 #include <jailhouse/paging.h>
21 #include <jailhouse/printk.h>
22 #include <jailhouse/processor.h>
23 #include <jailhouse/string.h>
24 #include <jailhouse/utils.h>
25 #include <asm/apic.h>
26 #include <asm/cell.h>
27 #include <asm/control.h>
28 #include <asm/iommu.h>
29 #include <asm/paging.h>
30 #include <asm/percpu.h>
31 #include <asm/processor.h>
32 #include <asm/svm.h>
33 #include <asm/vcpu.h>
34
35 /*
36  * NW bit is ignored by all modern processors, however some
37  * combinations of NW and CD bits are prohibited by SVM (see APMv2,
38  * Sect. 15.5). To handle this, we always keep the NW bit off.
39  */
40 #define SVM_CR0_ALLOWED_BITS    (~X86_CR0_NW)
41
42 static bool has_avic, has_assists, has_flush_by_asid;
43
44 static const struct segment invalid_seg;
45
46 static struct paging npt_paging[NPT_PAGE_DIR_LEVELS];
47
48 /* bit cleared: direct access allowed */
49 // TODO: convert to whitelist
50 static u8 __attribute__((aligned(PAGE_SIZE))) msrpm[][0x2000/4] = {
51         [ SVM_MSRPM_0000 ] = {
52                 [      0/4 ...  0x017/4 ] = 0,
53                 [  0x018/4 ...  0x01b/4 ] = 0x80, /* 0x01b (w) */
54                 [  0x01c/4 ...  0x1ff/4 ] = 0,
55                 [  0x200/4 ...  0x273/4 ] = 0xaa, /* 0x200 - 0x273 (w) */
56                 [  0x274/4 ...  0x277/4 ] = 0xea, /* 0x274 - 0x276 (w), 0x277 (rw) */
57                 [  0x278/4 ...  0x2fb/4 ] = 0,
58                 [  0x2fc/4 ...  0x2ff/4 ] = 0x80, /* 0x2ff (w) */
59                 [  0x300/4 ...  0x7ff/4 ] = 0,
60                 /* x2APIC MSRs - emulated if not present */
61                 [  0x800/4 ...  0x803/4 ] = 0x90, /* 0x802 (r), 0x803 (r) */
62                 [  0x804/4 ...  0x807/4 ] = 0,
63                 [  0x808/4 ...  0x80b/4 ] = 0x93, /* 0x808 (rw), 0x80a (r), 0x80b (w) */
64                 [  0x80c/4 ...  0x80f/4 ] = 0xc8, /* 0x80d (w), 0x80f (rw) */
65                 [  0x810/4 ...  0x813/4 ] = 0x55, /* 0x810 - 0x813 (r) */
66                 [  0x814/4 ...  0x817/4 ] = 0x55, /* 0x814 - 0x817 (r) */
67                 [  0x818/4 ...  0x81b/4 ] = 0x55, /* 0x818 - 0x81b (r) */
68                 [  0x81c/4 ...  0x81f/4 ] = 0x55, /* 0x81c - 0x81f (r) */
69                 [  0x820/4 ...  0x823/4 ] = 0x55, /* 0x820 - 0x823 (r) */
70                 [  0x824/4 ...  0x827/4 ] = 0x55, /* 0x823 - 0x827 (r) */
71                 [  0x828/4 ...  0x82b/4 ] = 0x03, /* 0x828 (rw) */
72                 [  0x82c/4 ...  0x82f/4 ] = 0xc0, /* 0x82f (rw) */
73                 [  0x830/4 ...  0x833/4 ] = 0xf3, /* 0x830 (rw), 0x832 (rw), 0x833 (rw) */
74                 [  0x834/4 ...  0x837/4 ] = 0xff, /* 0x834 - 0x837 (rw) */
75                 [  0x838/4 ...  0x83b/4 ] = 0x07, /* 0x838 (rw), 0x839 (r) */
76                 [  0x83c/4 ...  0x83f/4 ] = 0x70, /* 0x83e (rw), 0x83f (r) */
77                 [  0x840/4 ... 0x1fff/4 ] = 0,
78         },
79         [ SVM_MSRPM_C000 ] = {
80                 [      0/4 ...  0x07f/4 ] = 0,
81                 [  0x080/4 ...  0x083/4 ] = 0x02, /* 0x080 (w) */
82                 [  0x084/4 ... 0x1fff/4 ] = 0
83         },
84         [ SVM_MSRPM_C001 ] = {
85                 [      0/4 ... 0x1fff/4 ] = 0,
86         },
87         [ SVM_MSRPM_RESV ] = {
88                 [      0/4 ... 0x1fff/4 ] = 0,
89         }
90 };
91
92 /* This page is mapped so the code begins at 0x000ffff0 */
93 static u8 __attribute__((aligned(PAGE_SIZE))) parking_code[PAGE_SIZE] = {
94         [0xff0] = 0xfa, /* 1: cli */
95         [0xff1] = 0xf4, /*    hlt */
96         [0xff2] = 0xeb,
97         [0xff3] = 0xfc  /*    jmp 1b */
98 };
99
100 static void *parked_mode_npt;
101
102 static void *avic_page;
103
104 static int svm_check_features(void)
105 {
106         /* SVM is available */
107         if (!(cpuid_ecx(0x80000001) & X86_FEATURE_SVM))
108                 return trace_error(-ENODEV);
109
110         /* Nested paging */
111         if (!(cpuid_edx(0x8000000A) & X86_FEATURE_NP))
112                 return trace_error(-EIO);
113
114         /* Decode assists */
115         if ((cpuid_edx(0x8000000A) & X86_FEATURE_DECODE_ASSISTS))
116                 has_assists = true;
117
118         /* AVIC support */
119         if (cpuid_edx(0x8000000A) & X86_FEATURE_AVIC)
120                 has_avic = true;
121
122         /* TLB Flush by ASID support */
123         if (cpuid_edx(0x8000000A) & X86_FEATURE_FLUSH_BY_ASID)
124                 has_flush_by_asid = true;
125
126         return 0;
127 }
128
129 static void set_svm_segment_from_dtr(struct svm_segment *svm_segment,
130                                      const struct desc_table_reg *dtr)
131 {
132         svm_segment->base = dtr->base;
133         svm_segment->limit = dtr->limit & 0xffff;
134 }
135
136 static void set_svm_segment_from_segment(struct svm_segment *svm_segment,
137                                          const struct segment *segment)
138 {
139         svm_segment->selector = segment->selector;
140         svm_segment->access_rights = ((segment->access_rights & 0xf000) >> 4) |
141                 (segment->access_rights & 0x00ff);
142         svm_segment->limit = segment->limit;
143         svm_segment->base = segment->base;
144 }
145
146 static void svm_set_cell_config(struct cell *cell, struct vmcb *vmcb)
147 {
148         vmcb->iopm_base_pa = paging_hvirt2phys(cell->svm.iopm);
149         vmcb->n_cr3 = paging_hvirt2phys(cell->svm.npt_structs.root_table);
150 }
151
152 static void vmcb_setup(struct per_cpu *cpu_data)
153 {
154         struct vmcb *vmcb = &cpu_data->vmcb;
155
156         memset(vmcb, 0, sizeof(struct vmcb));
157
158         vmcb->cr0 = cpu_data->linux_cr0 & SVM_CR0_ALLOWED_BITS;
159         vmcb->cr3 = cpu_data->linux_cr3;
160         vmcb->cr4 = cpu_data->linux_cr4;
161
162         set_svm_segment_from_segment(&vmcb->cs, &cpu_data->linux_cs);
163         set_svm_segment_from_segment(&vmcb->ds, &cpu_data->linux_ds);
164         set_svm_segment_from_segment(&vmcb->es, &cpu_data->linux_es);
165         set_svm_segment_from_segment(&vmcb->fs, &cpu_data->linux_fs);
166         set_svm_segment_from_segment(&vmcb->gs, &cpu_data->linux_gs);
167         set_svm_segment_from_segment(&vmcb->ss, &invalid_seg);
168         set_svm_segment_from_segment(&vmcb->tr, &cpu_data->linux_tss);
169         set_svm_segment_from_segment(&vmcb->ldtr, &invalid_seg);
170
171         set_svm_segment_from_dtr(&vmcb->gdtr, &cpu_data->linux_gdtr);
172         set_svm_segment_from_dtr(&vmcb->idtr, &cpu_data->linux_idtr);
173
174         vmcb->cpl = 0; /* Linux runs in ring 0 before migration */
175
176         vmcb->rflags = 0x02;
177         /* Indicate success to the caller of arch_entry */
178         vmcb->rax = 0;
179         vmcb->rsp = cpu_data->linux_sp +
180                 (NUM_ENTRY_REGS + 1) * sizeof(unsigned long);
181         vmcb->rip = cpu_data->linux_ip;
182
183         vmcb->sysenter_cs = read_msr(MSR_IA32_SYSENTER_CS);
184         vmcb->sysenter_eip = read_msr(MSR_IA32_SYSENTER_EIP);
185         vmcb->sysenter_esp = read_msr(MSR_IA32_SYSENTER_ESP);
186         vmcb->star = read_msr(MSR_STAR);
187         vmcb->lstar = read_msr(MSR_LSTAR);
188         vmcb->cstar = read_msr(MSR_CSTAR);
189         vmcb->sfmask = read_msr(MSR_SFMASK);
190         vmcb->kerngsbase = read_msr(MSR_KERNGS_BASE);
191
192         vmcb->dr6 = 0x00000ff0;
193         vmcb->dr7 = 0x00000400;
194
195         /* Make the hypervisor visible */
196         vmcb->efer = (cpu_data->linux_efer | EFER_SVME);
197
198         vmcb->g_pat = cpu_data->pat;
199
200         vmcb->general1_intercepts |= GENERAL1_INTERCEPT_NMI;
201         vmcb->general1_intercepts |= GENERAL1_INTERCEPT_CR0_SEL_WRITE;
202         vmcb->general1_intercepts |= GENERAL1_INTERCEPT_IOIO_PROT;
203         vmcb->general1_intercepts |= GENERAL1_INTERCEPT_MSR_PROT;
204         vmcb->general1_intercepts |= GENERAL1_INTERCEPT_SHUTDOWN_EVT;
205
206         vmcb->general2_intercepts |= GENERAL2_INTERCEPT_VMRUN; /* Required */
207         vmcb->general2_intercepts |= GENERAL2_INTERCEPT_VMMCALL;
208
209         vmcb->msrpm_base_pa = paging_hvirt2phys(msrpm);
210
211         vmcb->np_enable = 1;
212         /* No more than one guest owns the CPU */
213         vmcb->guest_asid = 1;
214
215         /* TODO: Setup AVIC */
216
217         /* Explicitly mark all of the state as new */
218         vmcb->clean_bits = 0;
219
220         svm_set_cell_config(cpu_data->cell, vmcb);
221 }
222
223 unsigned long arch_paging_gphys2phys(struct per_cpu *cpu_data,
224                                      unsigned long gphys,
225                                      unsigned long flags)
226 {
227         return paging_virt2phys(&cpu_data->cell->svm.npt_structs,
228                         gphys, flags);
229 }
230
231 static void npt_set_next_pt(pt_entry_t pte, unsigned long next_pt)
232 {
233         /* See APMv2, Section 15.25.5 */
234         *pte = (next_pt & 0x000ffffffffff000UL) |
235                 (PAGE_DEFAULT_FLAGS | PAGE_FLAG_US);
236 }
237
238 int vcpu_vendor_init(void)
239 {
240         struct paging_structures parking_pt;
241         unsigned long vm_cr;
242         int err, n;
243
244         err = svm_check_features();
245         if (err)
246                 return err;
247
248         vm_cr = read_msr(MSR_VM_CR);
249         if (vm_cr & VM_CR_SVMDIS)
250                 /* SVM disabled in BIOS */
251                 return trace_error(-EPERM);
252
253         /* Nested paging is the same as the native one */
254         memcpy(npt_paging, x86_64_paging, sizeof(npt_paging));
255         for (n = 0; n < NPT_PAGE_DIR_LEVELS; n++)
256                 npt_paging[n].set_next_pt = npt_set_next_pt;
257
258         /* Map guest parking code (shared between cells and CPUs) */
259         parking_pt.root_paging = npt_paging;
260         parking_pt.root_table = parked_mode_npt = page_alloc(&mem_pool, 1);
261         if (!parked_mode_npt)
262                 return -ENOMEM;
263         err = paging_create(&parking_pt, paging_hvirt2phys(parking_code),
264                             PAGE_SIZE, 0x000ff000,
265                             PAGE_READONLY_FLAGS | PAGE_FLAG_US,
266                             PAGING_NON_COHERENT);
267         if (err)
268                 return err;
269
270         /* This is always false for AMD now (except in nested SVM);
271            see Sect. 16.3.1 in APMv2 */
272         if (using_x2apic) {
273                 /* allow direct x2APIC access except for ICR writes */
274                 memset(&msrpm[SVM_MSRPM_0000][MSR_X2APIC_BASE/4], 0,
275                                 (MSR_X2APIC_END - MSR_X2APIC_BASE + 1)/4);
276                 msrpm[SVM_MSRPM_0000][MSR_X2APIC_ICR/4] = 0x02;
277         } else {
278                 if (has_avic) {
279                         avic_page = page_alloc(&remap_pool, 1);
280                         if (!avic_page)
281                                 return trace_error(-ENOMEM);
282                 }
283         }
284
285         return vcpu_cell_init(&root_cell);
286 }
287
288 int vcpu_vendor_cell_init(struct cell *cell)
289 {
290         u64 flags;
291         int err;
292
293         /* allocate iopm (two 4-K pages + 3 bits) */
294         cell->svm.iopm = page_alloc(&mem_pool, 3);
295         if (!cell->svm.iopm)
296                 return -ENOMEM;
297
298         /* build root NPT of cell */
299         cell->svm.npt_structs.root_paging = npt_paging;
300         cell->svm.npt_structs.root_table = page_alloc(&mem_pool, 1);
301         if (!cell->svm.npt_structs.root_table)
302                 return -ENOMEM;
303
304         if (!has_avic) {
305                 /*
306                  * Map xAPIC as is; reads are passed, writes are trapped.
307                  */
308                 flags = PAGE_READONLY_FLAGS | PAGE_FLAG_US | PAGE_FLAG_DEVICE;
309                 err = paging_create(&cell->svm.npt_structs, XAPIC_BASE,
310                                     PAGE_SIZE, XAPIC_BASE,
311                                     flags,
312                                     PAGING_NON_COHERENT);
313         } else {
314                 flags = PAGE_DEFAULT_FLAGS | PAGE_FLAG_DEVICE;
315                 err = paging_create(&cell->svm.npt_structs,
316                                     paging_hvirt2phys(avic_page),
317                                     PAGE_SIZE, XAPIC_BASE,
318                                     flags,
319                                     PAGING_NON_COHERENT);
320         }
321
322         return err;
323 }
324
325 int vcpu_map_memory_region(struct cell *cell,
326                            const struct jailhouse_memory *mem)
327 {
328         u64 phys_start = mem->phys_start;
329         u64 flags = PAGE_FLAG_US; /* See APMv2, Section 15.25.5 */
330
331         if (mem->flags & JAILHOUSE_MEM_READ)
332                 flags |= PAGE_FLAG_PRESENT;
333         if (mem->flags & JAILHOUSE_MEM_WRITE)
334                 flags |= PAGE_FLAG_RW;
335         if (!(mem->flags & JAILHOUSE_MEM_EXECUTE))
336                 flags |= PAGE_FLAG_NOEXECUTE;
337         if (mem->flags & JAILHOUSE_MEM_COMM_REGION)
338                 phys_start = paging_hvirt2phys(&cell->comm_page);
339
340         return paging_create(&cell->svm.npt_structs, phys_start, mem->size,
341                              mem->virt_start, flags, PAGING_NON_COHERENT);
342 }
343
344 int vcpu_unmap_memory_region(struct cell *cell,
345                              const struct jailhouse_memory *mem)
346 {
347         return paging_destroy(&cell->svm.npt_structs, mem->virt_start,
348                               mem->size, PAGING_NON_COHERENT);
349 }
350
351 void vcpu_vendor_cell_exit(struct cell *cell)
352 {
353         paging_destroy(&cell->svm.npt_structs, XAPIC_BASE, PAGE_SIZE,
354                        PAGING_NON_COHERENT);
355         page_free(&mem_pool, cell->svm.npt_structs.root_table, 1);
356 }
357
358 int vcpu_init(struct per_cpu *cpu_data)
359 {
360         unsigned long efer;
361         int err;
362
363         err = svm_check_features();
364         if (err)
365                 return err;
366
367         efer = read_msr(MSR_EFER);
368         if (efer & EFER_SVME)
369                 return trace_error(-EBUSY);
370
371         efer |= EFER_SVME;
372         write_msr(MSR_EFER, efer);
373
374         cpu_data->svm_state = SVMON;
375
376         vmcb_setup(cpu_data);
377
378         /*
379          * APM Volume 2, 3.1.1: "When writing the CR0 register, software should
380          * set the values of reserved bits to the values found during the
381          * previous CR0 read."
382          * But we want to avoid surprises with new features unknown to us but
383          * set by Linux. So check if any assumed revered bit was set and bail
384          * out if so.
385          * Note that the APM defines all reserved CR4 bits as must-be-zero.
386          */
387         if (cpu_data->linux_cr0 & X86_CR0_RESERVED)
388                 return -EIO;
389
390         /* bring CR0 and CR4 into well-defined states */
391         write_cr0(X86_CR0_HOST_STATE);
392         write_cr4(X86_CR4_HOST_STATE);
393
394         write_msr(MSR_VM_HSAVE_PA, paging_hvirt2phys(cpu_data->host_state));
395
396         return 0;
397 }
398
399 void vcpu_exit(struct per_cpu *cpu_data)
400 {
401         unsigned long efer;
402
403         if (cpu_data->svm_state == SVMOFF)
404                 return;
405
406         cpu_data->svm_state = SVMOFF;
407
408         /* We are leaving - set the GIF */
409         asm volatile ("stgi" : : : "memory");
410
411         efer = read_msr(MSR_EFER);
412         efer &= ~EFER_SVME;
413         write_msr(MSR_EFER, efer);
414
415         write_msr(MSR_VM_HSAVE_PA, 0);
416 }
417
418 void __attribute__((noreturn)) vcpu_activate_vmm(struct per_cpu *cpu_data)
419 {
420         unsigned long vmcb_pa, host_stack;
421
422         vmcb_pa = paging_hvirt2phys(&cpu_data->vmcb);
423         host_stack = (unsigned long)cpu_data->stack + sizeof(cpu_data->stack);
424
425         /* We enter Linux at the point arch_entry would return to as well.
426          * rax is cleared to signal success to the caller. */
427         asm volatile(
428                 "clgi\n\t"
429                 "mov (%%rdi),%%r15\n\t"
430                 "mov 0x8(%%rdi),%%r14\n\t"
431                 "mov 0x10(%%rdi),%%r13\n\t"
432                 "mov 0x18(%%rdi),%%r12\n\t"
433                 "mov 0x20(%%rdi),%%rbx\n\t"
434                 "mov 0x28(%%rdi),%%rbp\n\t"
435                 "mov %2,%%rsp\n\t"
436                 "jmp svm_vmentry"
437                 : /* no output */
438                 : "D" (cpu_data->linux_reg), "a" (vmcb_pa), "m" (host_stack));
439         __builtin_unreachable();
440 }
441
442 void __attribute__((noreturn)) vcpu_deactivate_vmm(void)
443 {
444         struct per_cpu *cpu_data = this_cpu_data();
445         struct vmcb *vmcb = &cpu_data->vmcb;
446         unsigned long *stack = (unsigned long *)vmcb->rsp;
447         unsigned long linux_ip = vmcb->rip;
448
449         /*
450          * Restore the MSRs.
451          *
452          * XXX: One could argue this is better to be done in
453          * arch_cpu_restore(), however, it would require changes
454          * to cpu_data to store STAR and friends.
455          */
456         write_msr(MSR_STAR, vmcb->star);
457         write_msr(MSR_LSTAR, vmcb->lstar);
458         write_msr(MSR_CSTAR, vmcb->cstar);
459         write_msr(MSR_SFMASK, vmcb->sfmask);
460         write_msr(MSR_KERNGS_BASE, vmcb->kerngsbase);
461
462         cpu_data->linux_cr0 = vmcb->cr0;
463         cpu_data->linux_cr3 = vmcb->cr3;
464
465         cpu_data->linux_gdtr.base = vmcb->gdtr.base;
466         cpu_data->linux_gdtr.limit = vmcb->gdtr.limit;
467         cpu_data->linux_idtr.base = vmcb->idtr.base;
468         cpu_data->linux_idtr.limit = vmcb->idtr.limit;
469
470         cpu_data->linux_cs.selector = vmcb->cs.selector;
471
472         cpu_data->linux_tss.selector = vmcb->tr.selector;
473
474         cpu_data->linux_efer = vmcb->efer & (~EFER_SVME);
475         cpu_data->linux_fs.base = vmcb->fs.base;
476         cpu_data->linux_gs.base = vmcb->gs.base;
477
478         cpu_data->linux_sysenter_cs = vmcb->sysenter_cs;
479         cpu_data->linux_sysenter_eip = vmcb->sysenter_eip;
480         cpu_data->linux_sysenter_esp = vmcb->sysenter_esp;
481
482         cpu_data->linux_ds.selector = vmcb->ds.selector;
483         cpu_data->linux_es.selector = vmcb->es.selector;
484         cpu_data->linux_fs.selector = vmcb->fs.selector;
485         cpu_data->linux_gs.selector = vmcb->gs.selector;
486
487         arch_cpu_restore(cpu_data, 0);
488
489         stack--;
490         *stack = linux_ip;
491
492         asm volatile (
493                 "mov %%rbx,%%rsp\n\t"
494                 "pop %%r15\n\t"
495                 "pop %%r14\n\t"
496                 "pop %%r13\n\t"
497                 "pop %%r12\n\t"
498                 "pop %%r11\n\t"
499                 "pop %%r10\n\t"
500                 "pop %%r9\n\t"
501                 "pop %%r8\n\t"
502                 "pop %%rdi\n\t"
503                 "pop %%rsi\n\t"
504                 "pop %%rbp\n\t"
505                 "add $8,%%rsp\n\t"
506                 "pop %%rbx\n\t"
507                 "pop %%rdx\n\t"
508                 "pop %%rcx\n\t"
509                 "mov %%rax,%%rsp\n\t"
510                 "xor %%rax,%%rax\n\t"
511                 "ret"
512                 : : "a" (stack), "b" (&cpu_data->guest_regs));
513         __builtin_unreachable();
514 }
515
516 static void svm_vcpu_reset(struct per_cpu *cpu_data, unsigned int sipi_vector)
517 {
518         static const struct svm_segment dataseg_reset_state = {
519                 .selector = 0,
520                 .base = 0,
521                 .limit = 0xffff,
522                 .access_rights = 0x0093,
523         };
524         static const struct svm_segment dtr_reset_state = {
525                 .selector = 0,
526                 .base = 0,
527                 .limit = 0xffff,
528                 .access_rights = 0,
529         };
530         struct vmcb *vmcb = &cpu_data->vmcb;
531         unsigned long val;
532
533         vmcb->cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
534         vmcb->cr3 = 0;
535         vmcb->cr4 = 0;
536
537         vmcb->rflags = 0x02;
538
539         val = 0;
540         if (sipi_vector == APIC_BSP_PSEUDO_SIPI) {
541                 val = 0xfff0;
542                 sipi_vector = 0xf0;
543         }
544         vmcb->rip = val;
545         vmcb->rsp = 0;
546
547         vmcb->cs.selector = sipi_vector << 8;
548         vmcb->cs.base = sipi_vector << 12;
549         vmcb->cs.limit = 0xffff;
550         vmcb->cs.access_rights = 0x009b;
551
552         vmcb->ds = dataseg_reset_state;
553         vmcb->es = dataseg_reset_state;
554         vmcb->fs = dataseg_reset_state;
555         vmcb->gs = dataseg_reset_state;
556         vmcb->ss = dataseg_reset_state;
557
558         vmcb->tr.selector = 0;
559         vmcb->tr.base = 0;
560         vmcb->tr.limit = 0xffff;
561         vmcb->tr.access_rights = 0x008b;
562
563         vmcb->ldtr.selector = 0;
564         vmcb->ldtr.base = 0;
565         vmcb->ldtr.limit = 0xffff;
566         vmcb->ldtr.access_rights = 0x0082;
567
568         vmcb->gdtr = dtr_reset_state;
569         vmcb->idtr = dtr_reset_state;
570
571         vmcb->efer = EFER_SVME;
572
573         /* These MSRs are undefined on reset */
574         vmcb->star = 0;
575         vmcb->lstar = 0;
576         vmcb->cstar = 0;
577         vmcb->sfmask = 0;
578         vmcb->sysenter_cs = 0;
579         vmcb->sysenter_eip = 0;
580         vmcb->sysenter_esp = 0;
581         vmcb->kerngsbase = 0;
582
583         vmcb->dr7 = 0x00000400;
584
585         /* Almost all of the guest state changed */
586         vmcb->clean_bits = 0;
587
588         svm_set_cell_config(cpu_data->cell, vmcb);
589 }
590
591 void vcpu_skip_emulated_instruction(unsigned int inst_len)
592 {
593         this_cpu_data()->vmcb.rip += inst_len;
594 }
595
596 static void update_efer(struct vmcb *vmcb)
597 {
598         unsigned long efer = vmcb->efer;
599
600         if ((efer & (EFER_LME | EFER_LMA)) != EFER_LME)
601                 return;
602
603         efer |= EFER_LMA;
604
605         /* Flush TLB on LMA/LME change: See APMv2, Sect. 15.16 */
606         if ((vmcb->efer ^ efer) & EFER_LMA)
607                 vcpu_tlb_flush();
608
609         vmcb->efer = efer;
610         vmcb->clean_bits &= ~CLEAN_BITS_CRX;
611 }
612
613 bool vcpu_get_guest_paging_structs(struct guest_paging_structures *pg_structs)
614 {
615         struct vmcb *vmcb = &this_cpu_data()->vmcb;
616
617         if (vmcb->efer & EFER_LMA) {
618                 pg_structs->root_paging = x86_64_paging;
619                 pg_structs->root_table_gphys =
620                         vmcb->cr3 & 0x000ffffffffff000UL;
621         } else if ((vmcb->cr0 & X86_CR0_PG) &&
622                    !(vmcb->cr4 & X86_CR4_PAE)) {
623                 pg_structs->root_paging = i386_paging;
624                 pg_structs->root_table_gphys =
625                         vmcb->cr3 & 0xfffff000UL;
626         } else if (!(vmcb->cr0 & X86_CR0_PG)) {
627                 /*
628                  * Can be in non-paged protected mode as well, but
629                  * the translation mechanism will stay the same ayway.
630                  */
631                 pg_structs->root_paging = realmode_paging;
632                 /*
633                  * This will make paging_get_guest_pages map the page
634                  * that also contains the bootstrap code and, thus, is
635                  * always present in a cell.
636                  */
637                 pg_structs->root_table_gphys = 0xff000;
638         } else {
639                 printk("FATAL: Unsupported paging mode\n");
640                 return false;
641         }
642         return true;
643 }
644
645 void vcpu_vendor_set_guest_pat(unsigned long val)
646 {
647         struct vmcb *vmcb = &this_cpu_data()->vmcb;
648
649         vmcb->g_pat = val;
650         vmcb->clean_bits &= ~CLEAN_BITS_NP;
651 }
652
653 struct parse_context {
654         unsigned int remaining;
655         unsigned int size;
656         unsigned long cs_base;
657         const u8 *inst;
658 };
659
660 static bool ctx_advance(struct parse_context *ctx,
661                         unsigned long *pc,
662                         struct guest_paging_structures *pg_structs)
663 {
664         if (!ctx->size) {
665                 ctx->size = ctx->remaining;
666                 ctx->inst = vcpu_map_inst(pg_structs, ctx->cs_base + *pc,
667                                           &ctx->size);
668                 if (!ctx->inst)
669                         return false;
670                 ctx->remaining -= ctx->size;
671                 *pc += ctx->size;
672         }
673         return true;
674 }
675
676 static bool svm_parse_mov_to_cr(struct vmcb *vmcb, unsigned long pc,
677                                 unsigned char reg, unsigned long *gpr)
678 {
679         struct guest_paging_structures pg_structs;
680         struct parse_context ctx = {};
681         /* No prefixes are supported yet */
682         u8 opcodes[] = {0x0f, 0x22}, modrm;
683         int n;
684
685         ctx.remaining = ARRAY_SIZE(opcodes);
686         if (!vcpu_get_guest_paging_structs(&pg_structs))
687                 return false;
688         ctx.cs_base = (vmcb->efer & EFER_LMA) ? 0 : vmcb->cs.base;
689
690         if (!ctx_advance(&ctx, &pc, &pg_structs))
691                 return false;
692
693         for (n = 0; n < ARRAY_SIZE(opcodes); n++, ctx.inst++)
694                 if (*(ctx.inst) != opcodes[n] ||
695                     !ctx_advance(&ctx, &pc, &pg_structs))
696                         return false;
697
698         if (!ctx_advance(&ctx, &pc, &pg_structs))
699                 return false;
700
701         modrm = *(ctx.inst);
702
703         if (((modrm & 0x38) >> 3) != reg)
704                 return false;
705
706         if (gpr)
707                 *gpr = (modrm & 0x7);
708
709         return true;
710 }
711
712 /*
713  * XXX: The only visible reason to have this function (vmx.c consistency
714  * aside) is to prevent cells from setting invalid CD+NW combinations that
715  * result in no more than VMEXIT_INVALID. Maybe we can get along without it
716  * altogether?
717  */
718 static bool svm_handle_cr(struct per_cpu *cpu_data)
719 {
720         struct vmcb *vmcb = &cpu_data->vmcb;
721         /* Workaround GCC 4.8 warning on uninitialized variable 'reg' */
722         unsigned long reg = -1, val, bits;
723
724         if (has_assists) {
725                 if (!(vmcb->exitinfo1 & (1UL << 63))) {
726                         panic_printk("FATAL: Unsupported CR access (LMSW or CLTS)\n");
727                         return false;
728                 }
729                 reg = vmcb->exitinfo1 & 0x07;
730         } else {
731                 if (!svm_parse_mov_to_cr(vmcb, vmcb->rip, 0, &reg)) {
732                         panic_printk("FATAL: Unable to parse MOV-to-CR instruction\n");
733                         return false;
734                 }
735         };
736
737         if (reg == 4)
738                 val = vmcb->rsp;
739         else
740                 val = cpu_data->guest_regs.by_index[15 - reg];
741
742         vcpu_skip_emulated_instruction(X86_INST_LEN_MOV_TO_CR);
743         /* Flush TLB on PG/WP/CD/NW change: See APMv2, Sect. 15.16 */
744         bits = (X86_CR0_PG | X86_CR0_WP | X86_CR0_CD | X86_CR0_NW);
745         if ((val ^ vmcb->cr0) & bits)
746                 vcpu_tlb_flush();
747         /* TODO: better check for #GP reasons */
748         vmcb->cr0 = val & SVM_CR0_ALLOWED_BITS;
749         if (val & X86_CR0_PG)
750                 update_efer(vmcb);
751         vmcb->clean_bits &= ~CLEAN_BITS_CRX;
752
753         return true;
754 }
755
756 static bool svm_handle_msr_write(struct per_cpu *cpu_data)
757 {
758         struct vmcb *vmcb = &cpu_data->vmcb;
759         unsigned long efer;
760
761         if (cpu_data->guest_regs.rcx == MSR_EFER) {
762                 /* Never let a guest to disable SVME; see APMv2, Sect. 3.1.7 */
763                 efer = get_wrmsr_value(&cpu_data->guest_regs) | EFER_SVME;
764                 /* Flush TLB on LME/NXE change: See APMv2, Sect. 15.16 */
765                 if ((efer ^ vmcb->efer) & (EFER_LME | EFER_NXE))
766                         vcpu_tlb_flush();
767                 vmcb->efer = efer;
768                 vmcb->clean_bits &= ~CLEAN_BITS_CRX;
769                 vcpu_skip_emulated_instruction(X86_INST_LEN_WRMSR);
770                 return true;
771         }
772
773         return vcpu_handle_msr_write();
774 }
775
776 /*
777  * TODO: This handles unaccelerated (non-AVIC) access. AVIC should
778  * be treated separately in svm_handle_avic_access().
779  */
780 static bool svm_handle_apic_access(struct vmcb *vmcb)
781 {
782         struct guest_paging_structures pg_structs;
783         unsigned int inst_len, offset;
784         bool is_write;
785
786         /* The caller is responsible for sanity checks */
787         is_write = !!(vmcb->exitinfo1 & 0x2);
788         offset = vmcb->exitinfo2 - XAPIC_BASE;
789
790         if (offset & 0x00f)
791                 goto out_err;
792
793         if (!vcpu_get_guest_paging_structs(&pg_structs))
794                 goto out_err;
795
796         inst_len = apic_mmio_access(vmcb->rip, &pg_structs, offset >> 4,
797                                     is_write);
798         if (!inst_len)
799                 goto out_err;
800
801         vcpu_skip_emulated_instruction(inst_len);
802         return true;
803
804 out_err:
805         panic_printk("FATAL: Unhandled APIC access, offset %d, is_write: %d\n",
806                      offset, is_write);
807         return false;
808 }
809
810 static void dump_guest_regs(union registers *guest_regs, struct vmcb *vmcb)
811 {
812         panic_printk("RIP: %p RSP: %p FLAGS: %x\n", vmcb->rip,
813                      vmcb->rsp, vmcb->rflags);
814         panic_printk("RAX: %p RBX: %p RCX: %p\n", guest_regs->rax,
815                      guest_regs->rbx, guest_regs->rcx);
816         panic_printk("RDX: %p RSI: %p RDI: %p\n", guest_regs->rdx,
817                      guest_regs->rsi, guest_regs->rdi);
818         panic_printk("CS: %x BASE: %p AR-BYTES: %x EFER.LMA %d\n",
819                      vmcb->cs.selector, vmcb->cs.base, vmcb->cs.access_rights,
820                      !!(vmcb->efer & EFER_LMA));
821         panic_printk("CR0: %p CR3: %p CR4: %p\n", vmcb->cr0,
822                      vmcb->cr3, vmcb->cr4);
823         panic_printk("EFER: %p\n", vmcb->efer);
824 }
825
826 void vcpu_vendor_get_io_intercept(struct vcpu_io_intercept *io)
827 {
828         struct vmcb *vmcb = &this_cpu_data()->vmcb;
829         u64 exitinfo = vmcb->exitinfo1;
830
831         /* parse exit info for I/O instructions (see APM, 15.10.2 ) */
832         io->port = (exitinfo >> 16) & 0xFFFF;
833         io->size = (exitinfo >> 4) & 0x7;
834         io->in = !!(exitinfo & 0x1);
835         io->inst_len = vmcb->exitinfo2 - vmcb->rip;
836         io->rep_or_str = !!(exitinfo & 0x0c);
837 }
838
839 void vcpu_vendor_get_mmio_intercept(struct vcpu_mmio_intercept *mmio)
840 {
841         struct vmcb *vmcb = &this_cpu_data()->vmcb;
842
843         mmio->phys_addr = vmcb->exitinfo2;
844         mmio->is_write = !!(vmcb->exitinfo1 & 0x2);
845 }
846
847 void vcpu_handle_exit(struct per_cpu *cpu_data)
848 {
849         struct vmcb *vmcb = &cpu_data->vmcb;
850         bool res = false;
851         int sipi_vector;
852
853         /* Restore GS value expected by per_cpu data accessors */
854         write_msr(MSR_GS_BASE, (unsigned long)cpu_data);
855
856         cpu_data->stats[JAILHOUSE_CPU_STAT_VMEXITS_TOTAL]++;
857         /*
858          * All guest state is marked unmodified; individual handlers must clear
859          * the bits as needed.
860          */
861         vmcb->clean_bits = 0xffffffff;
862
863         switch (vmcb->exitcode) {
864         case VMEXIT_INVALID:
865                 panic_printk("FATAL: VM-Entry failure, error %d\n",
866                              vmcb->exitcode);
867                 break;
868         case VMEXIT_NMI:
869                 cpu_data->stats[JAILHOUSE_CPU_STAT_VMEXITS_MANAGEMENT]++;
870                 /* Temporarily enable GIF to consume pending NMI */
871                 asm volatile("stgi; clgi" : : : "memory");
872                 sipi_vector = x86_handle_events(cpu_data);
873                 if (sipi_vector >= 0) {
874                         printk("CPU %d received SIPI, vector %x\n",
875                                cpu_data->cpu_id, sipi_vector);
876                         svm_vcpu_reset(cpu_data, sipi_vector);
877                         vcpu_reset();
878                 }
879                 iommu_check_pending_faults(cpu_data);
880                 return;
881         case VMEXIT_VMMCALL:
882                 vcpu_handle_hypercall();
883                 return;
884         case VMEXIT_CR0_SEL_WRITE:
885                 cpu_data->stats[JAILHOUSE_CPU_STAT_VMEXITS_CR]++;
886                 if (svm_handle_cr(cpu_data))
887                         return;
888                 break;
889         case VMEXIT_MSR:
890                 cpu_data->stats[JAILHOUSE_CPU_STAT_VMEXITS_MSR]++;
891                 if (!vmcb->exitinfo1)
892                         res = vcpu_handle_msr_read();
893                 else
894                         res = svm_handle_msr_write(cpu_data);
895                 if (res)
896                         return;
897                 break;
898         case VMEXIT_NPF:
899                 if ((vmcb->exitinfo1 & 0x7) == 0x7 &&
900                      vmcb->exitinfo2 >= XAPIC_BASE &&
901                      vmcb->exitinfo2 < XAPIC_BASE + PAGE_SIZE) {
902                         /* APIC access in non-AVIC mode */
903                         cpu_data->stats[JAILHOUSE_CPU_STAT_VMEXITS_XAPIC]++;
904                         if (svm_handle_apic_access(vmcb))
905                                 return;
906                 } else {
907                         /* General MMIO (IOAPIC, PCI etc) */
908                         cpu_data->stats[JAILHOUSE_CPU_STAT_VMEXITS_MMIO]++;
909                         if (vcpu_handle_mmio_access())
910                                 return;
911                 }
912
913                 panic_printk("FATAL: Unhandled Nested Page Fault for (%p), "
914                              "error code is %x\n", vmcb->exitinfo2,
915                              vmcb->exitinfo1 & 0xf);
916                 break;
917         case VMEXIT_XSETBV:
918                 if (vcpu_handle_xsetbv())
919                         return;
920                 break;
921         case VMEXIT_IOIO:
922                 cpu_data->stats[JAILHOUSE_CPU_STAT_VMEXITS_PIO]++;
923                 if (vcpu_handle_io_access())
924                         return;
925                 break;
926         /* TODO: Handle VMEXIT_AVIC_NOACCEL and VMEXIT_AVIC_INCOMPLETE_IPI */
927         default:
928                 panic_printk("FATAL: Unexpected #VMEXIT, exitcode %x, "
929                              "exitinfo1 %p exitinfo2 %p\n",
930                              vmcb->exitcode, vmcb->exitinfo1, vmcb->exitinfo2);
931         }
932         dump_guest_regs(&cpu_data->guest_regs, vmcb);
933         panic_park();
934 }
935
936 void vcpu_park(void)
937 {
938         svm_vcpu_reset(this_cpu_data(), APIC_BSP_PSEUDO_SIPI);
939         /* No need to clear VMCB Clean bit: vcpu_reset() already does this */
940         this_cpu_data()->vmcb.n_cr3 = paging_hvirt2phys(parked_mode_npt);
941
942         vcpu_tlb_flush();
943 }
944
945 void vcpu_nmi_handler(void)
946 {
947 }
948
949 void vcpu_tlb_flush(void)
950 {
951         struct vmcb *vmcb = &this_cpu_data()->vmcb;
952
953         if (has_flush_by_asid)
954                 vmcb->tlb_control = SVM_TLB_FLUSH_GUEST;
955         else
956                 vmcb->tlb_control = SVM_TLB_FLUSH_ALL;
957 }
958
959 const u8 *vcpu_get_inst_bytes(const struct guest_paging_structures *pg_structs,
960                               unsigned long pc, unsigned int *size)
961 {
962         struct vmcb *vmcb = &this_cpu_data()->vmcb;
963         unsigned long start;
964
965         if (has_assists) {
966                 if (!*size)
967                         return NULL;
968                 start = vmcb->rip - pc;
969                 if (start < vmcb->bytes_fetched) {
970                         *size = vmcb->bytes_fetched - start;
971                         return &vmcb->guest_bytes[start];
972                 } else {
973                         return NULL;
974                 }
975         } else {
976                 return vcpu_map_inst(pg_structs, pc, size);
977         }
978 }
979
980 void vcpu_vendor_get_cell_io_bitmap(struct cell *cell,
981                                     struct vcpu_io_bitmap *iobm)
982 {
983         iobm->data = cell->svm.iopm;
984         iobm->size = sizeof(cell->svm.iopm);
985 }
986
987 void vcpu_vendor_get_execution_state(struct vcpu_execution_state *x_state)
988 {
989         struct vmcb *vmcb = &this_cpu_data()->vmcb;
990
991         x_state->efer = vmcb->efer;
992         x_state->rflags = vmcb->rflags;
993         x_state->cs = vmcb->cs.selector;
994         x_state->rip = vmcb->rip;
995 }
996
997 /* GIF must be set for interrupts to be delivered (APMv2, Sect. 15.17) */
998 void enable_irq(void)
999 {
1000         asm volatile("stgi; sti" : : : "memory");
1001 }
1002
1003 /* Jailhouse runs with GIF cleared, so we need to restore this state */
1004 void disable_irq(void)
1005 {
1006         asm volatile("cli; clgi" : : : "memory");
1007 }