]> rtime.felk.cvut.cz Git - jailhouse.git/blob - hypervisor/arch/x86/svm.c
Revert "x86: Make FS_BASE MSR restoration VMX-specific"
[jailhouse.git] / hypervisor / arch / x86 / svm.c
1 /*
2  * Jailhouse, a Linux-based partitioning hypervisor
3  *
4  * Copyright (c) Siemens AG, 2013
5  * Copyright (c) Valentine Sinitsyn, 2014
6  *
7  * Authors:
8  *  Jan Kiszka <jan.kiszka@siemens.com>
9  *  Valentine Sinitsyn <valentine.sinitsyn@gmail.com>
10  *
11  * Based on vmx.c written by Jan Kiszka.
12  *
13  * This work is licensed under the terms of the GNU GPL, version 2.  See
14  * the COPYING file in the top-level directory.
15  */
16
17 #include <jailhouse/entry.h>
18 #include <jailhouse/cell-config.h>
19 #include <jailhouse/control.h>
20 #include <jailhouse/paging.h>
21 #include <jailhouse/printk.h>
22 #include <jailhouse/processor.h>
23 #include <jailhouse/string.h>
24 #include <jailhouse/utils.h>
25 #include <asm/apic.h>
26 #include <asm/cell.h>
27 #include <asm/control.h>
28 #include <asm/iommu.h>
29 #include <asm/paging.h>
30 #include <asm/percpu.h>
31 #include <asm/processor.h>
32 #include <asm/svm.h>
33 #include <asm/vcpu.h>
34
35 /*
36  * NW bit is ignored by all modern processors, however some
37  * combinations of NW and CD bits are prohibited by SVM (see APMv2,
38  * Sect. 15.5). To handle this, we always keep the NW bit off.
39  */
40 #define SVM_CR0_ALLOWED_BITS    (~X86_CR0_NW)
41
42 static bool has_avic, has_assists, has_flush_by_asid;
43
44 static const struct segment invalid_seg;
45
46 static struct paging npt_paging[NPT_PAGE_DIR_LEVELS];
47
48 /* bit cleared: direct access allowed */
49 // TODO: convert to whitelist
50 static u8 __attribute__((aligned(PAGE_SIZE))) msrpm[][0x2000/4] = {
51         [ SVM_MSRPM_0000 ] = {
52                 [      0/4 ...  0x017/4 ] = 0,
53                 [  0x018/4 ...  0x01b/4 ] = 0x80, /* 0x01b (w) */
54                 [  0x01c/4 ...  0x1ff/4 ] = 0,
55                 [  0x200/4 ...  0x273/4 ] = 0xaa, /* 0x200 - 0x273 (w) */
56                 [  0x274/4 ...  0x277/4 ] = 0xea, /* 0x274 - 0x276 (w), 0x277 (rw) */
57                 [  0x278/4 ...  0x2fb/4 ] = 0,
58                 [  0x2fc/4 ...  0x2ff/4 ] = 0x80, /* 0x2ff (w) */
59                 [  0x300/4 ...  0x7ff/4 ] = 0,
60                 /* x2APIC MSRs - emulated if not present */
61                 [  0x800/4 ...  0x803/4 ] = 0x90, /* 0x802 (r), 0x803 (r) */
62                 [  0x804/4 ...  0x807/4 ] = 0,
63                 [  0x808/4 ...  0x80b/4 ] = 0x93, /* 0x808 (rw), 0x80a (r), 0x80b (w) */
64                 [  0x80c/4 ...  0x80f/4 ] = 0xc8, /* 0x80d (w), 0x80f (rw) */
65                 [  0x810/4 ...  0x813/4 ] = 0x55, /* 0x810 - 0x813 (r) */
66                 [  0x814/4 ...  0x817/4 ] = 0x55, /* 0x814 - 0x817 (r) */
67                 [  0x818/4 ...  0x81b/4 ] = 0x55, /* 0x818 - 0x81b (r) */
68                 [  0x81c/4 ...  0x81f/4 ] = 0x55, /* 0x81c - 0x81f (r) */
69                 [  0x820/4 ...  0x823/4 ] = 0x55, /* 0x820 - 0x823 (r) */
70                 [  0x824/4 ...  0x827/4 ] = 0x55, /* 0x823 - 0x827 (r) */
71                 [  0x828/4 ...  0x82b/4 ] = 0x03, /* 0x828 (rw) */
72                 [  0x82c/4 ...  0x82f/4 ] = 0xc0, /* 0x82f (rw) */
73                 [  0x830/4 ...  0x833/4 ] = 0xf3, /* 0x830 (rw), 0x832 (rw), 0x833 (rw) */
74                 [  0x834/4 ...  0x837/4 ] = 0xff, /* 0x834 - 0x837 (rw) */
75                 [  0x838/4 ...  0x83b/4 ] = 0x07, /* 0x838 (rw), 0x839 (r) */
76                 [  0x83c/4 ...  0x83f/4 ] = 0x70, /* 0x83e (rw), 0x83f (r) */
77                 [  0x840/4 ... 0x1fff/4 ] = 0,
78         },
79         [ SVM_MSRPM_C000 ] = {
80                 [      0/4 ...  0x07f/4 ] = 0,
81                 [  0x080/4 ...  0x083/4 ] = 0x02, /* 0x080 (w) */
82                 [  0x084/4 ... 0x1fff/4 ] = 0
83         },
84         [ SVM_MSRPM_C001 ] = {
85                 [      0/4 ... 0x1fff/4 ] = 0,
86         },
87         [ SVM_MSRPM_RESV ] = {
88                 [      0/4 ... 0x1fff/4 ] = 0,
89         }
90 };
91
92 /* This page is mapped so the code begins at 0x000ffff0 */
93 static u8 __attribute__((aligned(PAGE_SIZE))) parking_code[PAGE_SIZE] = {
94         [0xff0] = 0xfa, /* 1: cli */
95         [0xff1] = 0xf4, /*    hlt */
96         [0xff2] = 0xeb,
97         [0xff3] = 0xfc  /*    jmp 1b */
98 };
99
100 static void *parked_mode_npt;
101
102 static void *avic_page;
103
104 static int svm_check_features(void)
105 {
106         /* SVM is available */
107         if (!(cpuid_ecx(0x80000001) & X86_FEATURE_SVM))
108                 return trace_error(-ENODEV);
109
110         /* Nested paging */
111         if (!(cpuid_edx(0x8000000A) & X86_FEATURE_NP))
112                 return trace_error(-EIO);
113
114         /* Decode assists */
115         if ((cpuid_edx(0x8000000A) & X86_FEATURE_DECODE_ASSISTS))
116                 has_assists = true;
117
118         /* AVIC support */
119         if (cpuid_edx(0x8000000A) & X86_FEATURE_AVIC)
120                 has_avic = true;
121
122         /* TLB Flush by ASID support */
123         if (cpuid_edx(0x8000000A) & X86_FEATURE_FLUSH_BY_ASID)
124                 has_flush_by_asid = true;
125
126         return 0;
127 }
128
129 static void set_svm_segment_from_dtr(struct svm_segment *svm_segment,
130                                      const struct desc_table_reg *dtr)
131 {
132         svm_segment->base = dtr->base;
133         svm_segment->limit = dtr->limit & 0xffff;
134 }
135
136 static void set_svm_segment_from_segment(struct svm_segment *svm_segment,
137                                          const struct segment *segment)
138 {
139         svm_segment->selector = segment->selector;
140         svm_segment->access_rights = ((segment->access_rights & 0xf000) >> 4) |
141                 (segment->access_rights & 0x00ff);
142         svm_segment->limit = segment->limit;
143         svm_segment->base = segment->base;
144 }
145
146 static void svm_set_cell_config(struct cell *cell, struct vmcb *vmcb)
147 {
148         vmcb->iopm_base_pa = paging_hvirt2phys(cell->svm.iopm);
149         vmcb->n_cr3 = paging_hvirt2phys(cell->svm.npt_structs.root_table);
150 }
151
152 static void vmcb_setup(struct per_cpu *cpu_data)
153 {
154         struct vmcb *vmcb = &cpu_data->vmcb;
155
156         memset(vmcb, 0, sizeof(struct vmcb));
157
158         vmcb->cr0 = cpu_data->linux_cr0 & SVM_CR0_ALLOWED_BITS;
159         vmcb->cr3 = cpu_data->linux_cr3;
160         vmcb->cr4 = cpu_data->linux_cr4;
161
162         set_svm_segment_from_segment(&vmcb->cs, &cpu_data->linux_cs);
163         set_svm_segment_from_segment(&vmcb->ds, &cpu_data->linux_ds);
164         set_svm_segment_from_segment(&vmcb->es, &cpu_data->linux_es);
165         set_svm_segment_from_segment(&vmcb->fs, &cpu_data->linux_fs);
166         set_svm_segment_from_segment(&vmcb->gs, &cpu_data->linux_gs);
167         set_svm_segment_from_segment(&vmcb->ss, &invalid_seg);
168         set_svm_segment_from_segment(&vmcb->tr, &cpu_data->linux_tss);
169         set_svm_segment_from_segment(&vmcb->ldtr, &invalid_seg);
170
171         set_svm_segment_from_dtr(&vmcb->gdtr, &cpu_data->linux_gdtr);
172         set_svm_segment_from_dtr(&vmcb->idtr, &cpu_data->linux_idtr);
173
174         vmcb->cpl = 0; /* Linux runs in ring 0 before migration */
175
176         vmcb->rflags = 0x02;
177         /* Indicate success to the caller of arch_entry */
178         vmcb->rax = 0;
179         vmcb->rsp = cpu_data->linux_sp +
180                 (NUM_ENTRY_REGS + 1) * sizeof(unsigned long);
181         vmcb->rip = cpu_data->linux_ip;
182
183         vmcb->sysenter_cs = read_msr(MSR_IA32_SYSENTER_CS);
184         vmcb->sysenter_eip = read_msr(MSR_IA32_SYSENTER_EIP);
185         vmcb->sysenter_esp = read_msr(MSR_IA32_SYSENTER_ESP);
186         vmcb->star = read_msr(MSR_STAR);
187         vmcb->lstar = read_msr(MSR_LSTAR);
188         vmcb->cstar = read_msr(MSR_CSTAR);
189         vmcb->sfmask = read_msr(MSR_SFMASK);
190         vmcb->kerngsbase = read_msr(MSR_KERNGS_BASE);
191
192         vmcb->dr6 = 0x00000ff0;
193         vmcb->dr7 = 0x00000400;
194
195         /* Make the hypervisor visible */
196         vmcb->efer = (cpu_data->linux_efer | EFER_SVME);
197
198         vmcb->g_pat = cpu_data->pat;
199
200         vmcb->general1_intercepts |= GENERAL1_INTERCEPT_NMI;
201         vmcb->general1_intercepts |= GENERAL1_INTERCEPT_CR0_SEL_WRITE;
202         vmcb->general1_intercepts |= GENERAL1_INTERCEPT_IOIO_PROT;
203         vmcb->general1_intercepts |= GENERAL1_INTERCEPT_MSR_PROT;
204         vmcb->general1_intercepts |= GENERAL1_INTERCEPT_SHUTDOWN_EVT;
205
206         vmcb->general2_intercepts |= GENERAL2_INTERCEPT_VMRUN; /* Required */
207         vmcb->general2_intercepts |= GENERAL2_INTERCEPT_VMMCALL;
208
209         vmcb->msrpm_base_pa = paging_hvirt2phys(msrpm);
210
211         vmcb->np_enable = 1;
212         /* No more than one guest owns the CPU */
213         vmcb->guest_asid = 1;
214
215         /* TODO: Setup AVIC */
216
217         /* Explicitly mark all of the state as new */
218         vmcb->clean_bits = 0;
219
220         svm_set_cell_config(cpu_data->cell, vmcb);
221 }
222
223 unsigned long arch_paging_gphys2phys(struct per_cpu *cpu_data,
224                                      unsigned long gphys,
225                                      unsigned long flags)
226 {
227         return paging_virt2phys(&cpu_data->cell->svm.npt_structs,
228                         gphys, flags);
229 }
230
231 static void npt_set_next_pt(pt_entry_t pte, unsigned long next_pt)
232 {
233         /* See APMv2, Section 15.25.5 */
234         *pte = (next_pt & 0x000ffffffffff000UL) |
235                 (PAGE_DEFAULT_FLAGS | PAGE_FLAG_US);
236 }
237
238 int vcpu_vendor_init(void)
239 {
240         struct paging_structures parking_pt;
241         unsigned long vm_cr;
242         int err, n;
243
244         err = svm_check_features();
245         if (err)
246                 return err;
247
248         vm_cr = read_msr(MSR_VM_CR);
249         if (vm_cr & VM_CR_SVMDIS)
250                 /* SVM disabled in BIOS */
251                 return trace_error(-EPERM);
252
253         /* Nested paging is the same as the native one */
254         memcpy(npt_paging, x86_64_paging, sizeof(npt_paging));
255         for (n = 0; n < NPT_PAGE_DIR_LEVELS; n++)
256                 npt_paging[n].set_next_pt = npt_set_next_pt;
257
258         /* Map guest parking code (shared between cells and CPUs) */
259         parking_pt.root_paging = npt_paging;
260         parking_pt.root_table = parked_mode_npt = page_alloc(&mem_pool, 1);
261         if (!parked_mode_npt)
262                 return -ENOMEM;
263         err = paging_create(&parking_pt, paging_hvirt2phys(parking_code),
264                             PAGE_SIZE, 0x000ff000,
265                             PAGE_READONLY_FLAGS | PAGE_FLAG_US,
266                             PAGING_NON_COHERENT);
267         if (err)
268                 return err;
269
270         /* This is always false for AMD now (except in nested SVM);
271            see Sect. 16.3.1 in APMv2 */
272         if (using_x2apic) {
273                 /* allow direct x2APIC access except for ICR writes */
274                 memset(&msrpm[SVM_MSRPM_0000][MSR_X2APIC_BASE/4], 0,
275                                 (MSR_X2APIC_END - MSR_X2APIC_BASE + 1)/4);
276                 msrpm[SVM_MSRPM_0000][MSR_X2APIC_ICR/4] = 0x02;
277         } else {
278                 if (has_avic) {
279                         avic_page = page_alloc(&remap_pool, 1);
280                         if (!avic_page)
281                                 return trace_error(-ENOMEM);
282                 }
283         }
284
285         return vcpu_cell_init(&root_cell);
286 }
287
288 int vcpu_vendor_cell_init(struct cell *cell)
289 {
290         u64 flags;
291         int err;
292
293         /* allocate iopm (two 4-K pages + 3 bits) */
294         cell->svm.iopm = page_alloc(&mem_pool, 3);
295         if (!cell->svm.iopm)
296                 return -ENOMEM;
297
298         /* build root NPT of cell */
299         cell->svm.npt_structs.root_paging = npt_paging;
300         cell->svm.npt_structs.root_table = page_alloc(&mem_pool, 1);
301         if (!cell->svm.npt_structs.root_table)
302                 return -ENOMEM;
303
304         if (!has_avic) {
305                 /*
306                  * Map xAPIC as is; reads are passed, writes are trapped.
307                  */
308                 flags = PAGE_READONLY_FLAGS | PAGE_FLAG_US | PAGE_FLAG_DEVICE;
309                 err = paging_create(&cell->svm.npt_structs, XAPIC_BASE,
310                                     PAGE_SIZE, XAPIC_BASE,
311                                     flags,
312                                     PAGING_NON_COHERENT);
313         } else {
314                 flags = PAGE_DEFAULT_FLAGS | PAGE_FLAG_DEVICE;
315                 err = paging_create(&cell->svm.npt_structs,
316                                     paging_hvirt2phys(avic_page),
317                                     PAGE_SIZE, XAPIC_BASE,
318                                     flags,
319                                     PAGING_NON_COHERENT);
320         }
321
322         return err;
323 }
324
325 int vcpu_map_memory_region(struct cell *cell,
326                            const struct jailhouse_memory *mem)
327 {
328         u64 phys_start = mem->phys_start;
329         u64 flags = PAGE_FLAG_US; /* See APMv2, Section 15.25.5 */
330
331         if (mem->flags & JAILHOUSE_MEM_READ)
332                 flags |= PAGE_FLAG_PRESENT;
333         if (mem->flags & JAILHOUSE_MEM_WRITE)
334                 flags |= PAGE_FLAG_RW;
335         if (!(mem->flags & JAILHOUSE_MEM_EXECUTE))
336                 flags |= PAGE_FLAG_NOEXECUTE;
337         if (mem->flags & JAILHOUSE_MEM_COMM_REGION)
338                 phys_start = paging_hvirt2phys(&cell->comm_page);
339
340         return paging_create(&cell->svm.npt_structs, phys_start, mem->size,
341                              mem->virt_start, flags, PAGING_NON_COHERENT);
342 }
343
344 int vcpu_unmap_memory_region(struct cell *cell,
345                              const struct jailhouse_memory *mem)
346 {
347         return paging_destroy(&cell->svm.npt_structs, mem->virt_start,
348                               mem->size, PAGING_NON_COHERENT);
349 }
350
351 void vcpu_vendor_cell_exit(struct cell *cell)
352 {
353         paging_destroy(&cell->svm.npt_structs, XAPIC_BASE, PAGE_SIZE,
354                        PAGING_NON_COHERENT);
355         page_free(&mem_pool, cell->svm.npt_structs.root_table, 1);
356 }
357
358 int vcpu_init(struct per_cpu *cpu_data)
359 {
360         unsigned long efer;
361         int err;
362
363         err = svm_check_features();
364         if (err)
365                 return err;
366
367         efer = read_msr(MSR_EFER);
368         if (efer & EFER_SVME)
369                 return trace_error(-EBUSY);
370
371         efer |= EFER_SVME;
372         write_msr(MSR_EFER, efer);
373
374         cpu_data->svm_state = SVMON;
375
376         vmcb_setup(cpu_data);
377
378         /*
379          * APM Volume 2, 3.1.1: "When writing the CR0 register, software should
380          * set the values of reserved bits to the values found during the
381          * previous CR0 read."
382          * But we want to avoid surprises with new features unknown to us but
383          * set by Linux. So check if any assumed revered bit was set and bail
384          * out if so.
385          * Note that the APM defines all reserved CR4 bits as must-be-zero.
386          */
387         if (cpu_data->linux_cr0 & X86_CR0_RESERVED)
388                 return -EIO;
389
390         /* bring CR0 and CR4 into well-defined states */
391         write_cr0(X86_CR0_HOST_STATE);
392         write_cr4(X86_CR4_HOST_STATE);
393
394         write_msr(MSR_VM_HSAVE_PA, paging_hvirt2phys(cpu_data->host_state));
395
396         return 0;
397 }
398
399 void vcpu_exit(struct per_cpu *cpu_data)
400 {
401         unsigned long efer;
402
403         if (cpu_data->svm_state == SVMOFF)
404                 return;
405
406         cpu_data->svm_state = SVMOFF;
407
408         /* We are leaving - set the GIF */
409         asm volatile ("stgi" : : : "memory");
410
411         efer = read_msr(MSR_EFER);
412         efer &= ~EFER_SVME;
413         write_msr(MSR_EFER, efer);
414
415         write_msr(MSR_VM_HSAVE_PA, 0);
416 }
417
418 void __attribute__((noreturn)) vcpu_activate_vmm(struct per_cpu *cpu_data)
419 {
420         unsigned long vmcb_pa, host_stack;
421
422         vmcb_pa = paging_hvirt2phys(&cpu_data->vmcb);
423         host_stack = (unsigned long)cpu_data->stack + sizeof(cpu_data->stack);
424
425         /* We enter Linux at the point arch_entry would return to as well.
426          * rax is cleared to signal success to the caller. */
427         asm volatile(
428                 "clgi\n\t"
429                 "mov (%%rdi),%%r15\n\t"
430                 "mov 0x8(%%rdi),%%r14\n\t"
431                 "mov 0x10(%%rdi),%%r13\n\t"
432                 "mov 0x18(%%rdi),%%r12\n\t"
433                 "mov 0x20(%%rdi),%%rbx\n\t"
434                 "mov 0x28(%%rdi),%%rbp\n\t"
435                 "mov %2,%%rsp\n\t"
436                 "vmload %%rax\n\t"
437                 "jmp svm_vmentry"
438                 : /* no output */
439                 : "D" (cpu_data->linux_reg), "a" (vmcb_pa), "m" (host_stack));
440         __builtin_unreachable();
441 }
442
443 void __attribute__((noreturn)) vcpu_deactivate_vmm(void)
444 {
445         struct per_cpu *cpu_data = this_cpu_data();
446         struct vmcb *vmcb = &cpu_data->vmcb;
447         unsigned long *stack = (unsigned long *)vmcb->rsp;
448         unsigned long linux_ip = vmcb->rip;
449
450         cpu_data->linux_cr0 = vmcb->cr0;
451         cpu_data->linux_cr3 = vmcb->cr3;
452
453         cpu_data->linux_gdtr.base = vmcb->gdtr.base;
454         cpu_data->linux_gdtr.limit = vmcb->gdtr.limit;
455         cpu_data->linux_idtr.base = vmcb->idtr.base;
456         cpu_data->linux_idtr.limit = vmcb->idtr.limit;
457
458         cpu_data->linux_cs.selector = vmcb->cs.selector;
459
460         asm volatile("str %0" : "=m" (cpu_data->linux_tss.selector));
461
462         cpu_data->linux_efer = vmcb->efer & (~EFER_SVME);
463         cpu_data->linux_fs.base = vmcb->fs.base;
464         cpu_data->linux_gs.base = vmcb->gs.base;
465
466         cpu_data->linux_ds.selector = vmcb->ds.selector;
467         cpu_data->linux_es.selector = vmcb->es.selector;
468
469         asm volatile("mov %%fs,%0" : "=m" (cpu_data->linux_fs.selector));
470         asm volatile("mov %%gs,%0" : "=m" (cpu_data->linux_gs.selector));
471
472         arch_cpu_restore(cpu_data, 0);
473
474         stack--;
475         *stack = linux_ip;
476
477         asm volatile (
478                 "mov %%rbx,%%rsp\n\t"
479                 "pop %%r15\n\t"
480                 "pop %%r14\n\t"
481                 "pop %%r13\n\t"
482                 "pop %%r12\n\t"
483                 "pop %%r11\n\t"
484                 "pop %%r10\n\t"
485                 "pop %%r9\n\t"
486                 "pop %%r8\n\t"
487                 "pop %%rdi\n\t"
488                 "pop %%rsi\n\t"
489                 "pop %%rbp\n\t"
490                 "add $8,%%rsp\n\t"
491                 "pop %%rbx\n\t"
492                 "pop %%rdx\n\t"
493                 "pop %%rcx\n\t"
494                 "mov %%rax,%%rsp\n\t"
495                 "xor %%rax,%%rax\n\t"
496                 "ret"
497                 : : "a" (stack), "b" (&cpu_data->guest_regs));
498         __builtin_unreachable();
499 }
500
501 static void svm_vcpu_reset(struct per_cpu *cpu_data, unsigned int sipi_vector)
502 {
503         static const struct svm_segment dataseg_reset_state = {
504                 .selector = 0,
505                 .base = 0,
506                 .limit = 0xffff,
507                 .access_rights = 0x0093,
508         };
509         static const struct svm_segment dtr_reset_state = {
510                 .selector = 0,
511                 .base = 0,
512                 .limit = 0xffff,
513                 .access_rights = 0,
514         };
515         struct vmcb *vmcb = &cpu_data->vmcb;
516         unsigned long val;
517
518         vmcb->cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
519         vmcb->cr3 = 0;
520         vmcb->cr4 = 0;
521
522         vmcb->rflags = 0x02;
523
524         val = 0;
525         if (sipi_vector == APIC_BSP_PSEUDO_SIPI) {
526                 val = 0xfff0;
527                 sipi_vector = 0xf0;
528         }
529         vmcb->rip = val;
530         vmcb->rsp = 0;
531
532         vmcb->cs.selector = sipi_vector << 8;
533         vmcb->cs.base = sipi_vector << 12;
534         vmcb->cs.limit = 0xffff;
535         vmcb->cs.access_rights = 0x009b;
536
537         vmcb->ds = dataseg_reset_state;
538         vmcb->es = dataseg_reset_state;
539         vmcb->fs = dataseg_reset_state;
540         vmcb->gs = dataseg_reset_state;
541         vmcb->ss = dataseg_reset_state;
542
543         vmcb->tr.selector = 0;
544         vmcb->tr.base = 0;
545         vmcb->tr.limit = 0xffff;
546         vmcb->tr.access_rights = 0x008b;
547
548         vmcb->ldtr.selector = 0;
549         vmcb->ldtr.base = 0;
550         vmcb->ldtr.limit = 0xffff;
551         vmcb->ldtr.access_rights = 0x0082;
552
553         vmcb->gdtr = dtr_reset_state;
554         vmcb->idtr = dtr_reset_state;
555
556         vmcb->efer = EFER_SVME;
557
558         /* These MSRs are undefined on reset */
559         vmcb->star = 0;
560         vmcb->lstar = 0;
561         vmcb->cstar = 0;
562         vmcb->sfmask = 0;
563         vmcb->sysenter_cs = 0;
564         vmcb->sysenter_eip = 0;
565         vmcb->sysenter_esp = 0;
566         vmcb->kerngsbase = 0;
567
568         vmcb->dr7 = 0x00000400;
569
570         /* Almost all of the guest state changed */
571         vmcb->clean_bits = 0;
572
573         svm_set_cell_config(cpu_data->cell, vmcb);
574
575         asm volatile(
576                 "vmload %%rax"
577                 : : "a" (paging_hvirt2phys(vmcb)) : "memory");
578         /* vmload overwrites GS_BASE - restore the host state */
579         write_msr(MSR_GS_BASE, (unsigned long)cpu_data);
580 }
581
582 void vcpu_skip_emulated_instruction(unsigned int inst_len)
583 {
584         this_cpu_data()->vmcb.rip += inst_len;
585 }
586
587 static void update_efer(struct vmcb *vmcb)
588 {
589         unsigned long efer = vmcb->efer;
590
591         if ((efer & (EFER_LME | EFER_LMA)) != EFER_LME)
592                 return;
593
594         efer |= EFER_LMA;
595
596         /* Flush TLB on LMA/LME change: See APMv2, Sect. 15.16 */
597         if ((vmcb->efer ^ efer) & EFER_LMA)
598                 vcpu_tlb_flush();
599
600         vmcb->efer = efer;
601         vmcb->clean_bits &= ~CLEAN_BITS_CRX;
602 }
603
604 bool vcpu_get_guest_paging_structs(struct guest_paging_structures *pg_structs)
605 {
606         struct vmcb *vmcb = &this_cpu_data()->vmcb;
607
608         if (vmcb->efer & EFER_LMA) {
609                 pg_structs->root_paging = x86_64_paging;
610                 pg_structs->root_table_gphys =
611                         vmcb->cr3 & 0x000ffffffffff000UL;
612         } else if ((vmcb->cr0 & X86_CR0_PG) &&
613                    !(vmcb->cr4 & X86_CR4_PAE)) {
614                 pg_structs->root_paging = i386_paging;
615                 pg_structs->root_table_gphys =
616                         vmcb->cr3 & 0xfffff000UL;
617         } else if (!(vmcb->cr0 & X86_CR0_PG)) {
618                 /*
619                  * Can be in non-paged protected mode as well, but
620                  * the translation mechanism will stay the same ayway.
621                  */
622                 pg_structs->root_paging = realmode_paging;
623                 /*
624                  * This will make paging_get_guest_pages map the page
625                  * that also contains the bootstrap code and, thus, is
626                  * always present in a cell.
627                  */
628                 pg_structs->root_table_gphys = 0xff000;
629         } else {
630                 printk("FATAL: Unsupported paging mode\n");
631                 return false;
632         }
633         return true;
634 }
635
636 void vcpu_vendor_set_guest_pat(unsigned long val)
637 {
638         struct vmcb *vmcb = &this_cpu_data()->vmcb;
639
640         vmcb->g_pat = val;
641         vmcb->clean_bits &= ~CLEAN_BITS_NP;
642 }
643
644 struct parse_context {
645         unsigned int remaining;
646         unsigned int size;
647         unsigned long cs_base;
648         const u8 *inst;
649 };
650
651 static bool ctx_advance(struct parse_context *ctx,
652                         unsigned long *pc,
653                         struct guest_paging_structures *pg_structs)
654 {
655         if (!ctx->size) {
656                 ctx->size = ctx->remaining;
657                 ctx->inst = vcpu_map_inst(pg_structs, ctx->cs_base + *pc,
658                                           &ctx->size);
659                 if (!ctx->inst)
660                         return false;
661                 ctx->remaining -= ctx->size;
662                 *pc += ctx->size;
663         }
664         return true;
665 }
666
667 static bool svm_parse_mov_to_cr(struct vmcb *vmcb, unsigned long pc,
668                                 unsigned char reg, unsigned long *gpr)
669 {
670         struct guest_paging_structures pg_structs;
671         struct parse_context ctx = {};
672         /* No prefixes are supported yet */
673         u8 opcodes[] = {0x0f, 0x22}, modrm;
674         int n;
675
676         ctx.remaining = ARRAY_SIZE(opcodes);
677         if (!vcpu_get_guest_paging_structs(&pg_structs))
678                 return false;
679         ctx.cs_base = (vmcb->efer & EFER_LMA) ? 0 : vmcb->cs.base;
680
681         if (!ctx_advance(&ctx, &pc, &pg_structs))
682                 return false;
683
684         for (n = 0; n < ARRAY_SIZE(opcodes); n++, ctx.inst++)
685                 if (*(ctx.inst) != opcodes[n] ||
686                     !ctx_advance(&ctx, &pc, &pg_structs))
687                         return false;
688
689         if (!ctx_advance(&ctx, &pc, &pg_structs))
690                 return false;
691
692         modrm = *(ctx.inst);
693
694         if (((modrm & 0x38) >> 3) != reg)
695                 return false;
696
697         if (gpr)
698                 *gpr = (modrm & 0x7);
699
700         return true;
701 }
702
703 /*
704  * XXX: The only visible reason to have this function (vmx.c consistency
705  * aside) is to prevent cells from setting invalid CD+NW combinations that
706  * result in no more than VMEXIT_INVALID. Maybe we can get along without it
707  * altogether?
708  */
709 static bool svm_handle_cr(struct per_cpu *cpu_data)
710 {
711         struct vmcb *vmcb = &cpu_data->vmcb;
712         /* Workaround GCC 4.8 warning on uninitialized variable 'reg' */
713         unsigned long reg = -1, val, bits;
714
715         if (has_assists) {
716                 if (!(vmcb->exitinfo1 & (1UL << 63))) {
717                         panic_printk("FATAL: Unsupported CR access (LMSW or CLTS)\n");
718                         return false;
719                 }
720                 reg = vmcb->exitinfo1 & 0x07;
721         } else {
722                 if (!svm_parse_mov_to_cr(vmcb, vmcb->rip, 0, &reg)) {
723                         panic_printk("FATAL: Unable to parse MOV-to-CR instruction\n");
724                         return false;
725                 }
726         };
727
728         if (reg == 4)
729                 val = vmcb->rsp;
730         else
731                 val = cpu_data->guest_regs.by_index[15 - reg];
732
733         vcpu_skip_emulated_instruction(X86_INST_LEN_MOV_TO_CR);
734         /* Flush TLB on PG/WP/CD/NW change: See APMv2, Sect. 15.16 */
735         bits = (X86_CR0_PG | X86_CR0_WP | X86_CR0_CD | X86_CR0_NW);
736         if ((val ^ vmcb->cr0) & bits)
737                 vcpu_tlb_flush();
738         /* TODO: better check for #GP reasons */
739         vmcb->cr0 = val & SVM_CR0_ALLOWED_BITS;
740         if (val & X86_CR0_PG)
741                 update_efer(vmcb);
742         vmcb->clean_bits &= ~CLEAN_BITS_CRX;
743
744         return true;
745 }
746
747 static bool svm_handle_msr_write(struct per_cpu *cpu_data)
748 {
749         struct vmcb *vmcb = &cpu_data->vmcb;
750         unsigned long efer;
751
752         if (cpu_data->guest_regs.rcx == MSR_EFER) {
753                 /* Never let a guest to disable SVME; see APMv2, Sect. 3.1.7 */
754                 efer = get_wrmsr_value(&cpu_data->guest_regs) | EFER_SVME;
755                 /* Flush TLB on LME/NXE change: See APMv2, Sect. 15.16 */
756                 if ((efer ^ vmcb->efer) & (EFER_LME | EFER_NXE))
757                         vcpu_tlb_flush();
758                 vmcb->efer = efer;
759                 vmcb->clean_bits &= ~CLEAN_BITS_CRX;
760                 vcpu_skip_emulated_instruction(X86_INST_LEN_WRMSR);
761                 return true;
762         }
763
764         return vcpu_handle_msr_write();
765 }
766
767 /*
768  * TODO: This handles unaccelerated (non-AVIC) access. AVIC should
769  * be treated separately in svm_handle_avic_access().
770  */
771 static bool svm_handle_apic_access(struct vmcb *vmcb)
772 {
773         struct guest_paging_structures pg_structs;
774         unsigned int inst_len, offset;
775         bool is_write;
776
777         /* The caller is responsible for sanity checks */
778         is_write = !!(vmcb->exitinfo1 & 0x2);
779         offset = vmcb->exitinfo2 - XAPIC_BASE;
780
781         if (offset & 0x00f)
782                 goto out_err;
783
784         if (!vcpu_get_guest_paging_structs(&pg_structs))
785                 goto out_err;
786
787         inst_len = apic_mmio_access(vmcb->rip, &pg_structs, offset >> 4,
788                                     is_write);
789         if (!inst_len)
790                 goto out_err;
791
792         vcpu_skip_emulated_instruction(inst_len);
793         return true;
794
795 out_err:
796         panic_printk("FATAL: Unhandled APIC access, offset %d, is_write: %d\n",
797                      offset, is_write);
798         return false;
799 }
800
801 static void dump_guest_regs(union registers *guest_regs, struct vmcb *vmcb)
802 {
803         panic_printk("RIP: %p RSP: %p FLAGS: %x\n", vmcb->rip,
804                      vmcb->rsp, vmcb->rflags);
805         panic_printk("RAX: %p RBX: %p RCX: %p\n", guest_regs->rax,
806                      guest_regs->rbx, guest_regs->rcx);
807         panic_printk("RDX: %p RSI: %p RDI: %p\n", guest_regs->rdx,
808                      guest_regs->rsi, guest_regs->rdi);
809         panic_printk("CS: %x BASE: %p AR-BYTES: %x EFER.LMA %d\n",
810                      vmcb->cs.selector, vmcb->cs.base, vmcb->cs.access_rights,
811                      !!(vmcb->efer & EFER_LMA));
812         panic_printk("CR0: %p CR3: %p CR4: %p\n", vmcb->cr0,
813                      vmcb->cr3, vmcb->cr4);
814         panic_printk("EFER: %p\n", vmcb->efer);
815 }
816
817 void vcpu_vendor_get_io_intercept(struct vcpu_io_intercept *io)
818 {
819         struct vmcb *vmcb = &this_cpu_data()->vmcb;
820         u64 exitinfo = vmcb->exitinfo1;
821
822         /* parse exit info for I/O instructions (see APM, 15.10.2 ) */
823         io->port = (exitinfo >> 16) & 0xFFFF;
824         io->size = (exitinfo >> 4) & 0x7;
825         io->in = !!(exitinfo & 0x1);
826         io->inst_len = vmcb->exitinfo2 - vmcb->rip;
827         io->rep_or_str = !!(exitinfo & 0x0c);
828 }
829
830 void vcpu_vendor_get_mmio_intercept(struct vcpu_mmio_intercept *mmio)
831 {
832         struct vmcb *vmcb = &this_cpu_data()->vmcb;
833
834         mmio->phys_addr = vmcb->exitinfo2;
835         mmio->is_write = !!(vmcb->exitinfo1 & 0x2);
836 }
837
838 void vcpu_handle_exit(struct per_cpu *cpu_data)
839 {
840         struct vmcb *vmcb = &cpu_data->vmcb;
841         bool res = false;
842         int sipi_vector;
843
844         vmcb->gs.base = read_msr(MSR_GS_BASE);
845
846         /* Restore GS value expected by per_cpu data accessors */
847         write_msr(MSR_GS_BASE, (unsigned long)cpu_data);
848
849         cpu_data->stats[JAILHOUSE_CPU_STAT_VMEXITS_TOTAL]++;
850         /*
851          * All guest state is marked unmodified; individual handlers must clear
852          * the bits as needed.
853          */
854         vmcb->clean_bits = 0xffffffff;
855
856         switch (vmcb->exitcode) {
857         case VMEXIT_INVALID:
858                 panic_printk("FATAL: VM-Entry failure, error %d\n",
859                              vmcb->exitcode);
860                 break;
861         case VMEXIT_NMI:
862                 cpu_data->stats[JAILHOUSE_CPU_STAT_VMEXITS_MANAGEMENT]++;
863                 /* Temporarily enable GIF to consume pending NMI */
864                 asm volatile("stgi; clgi" : : : "memory");
865                 sipi_vector = x86_handle_events(cpu_data);
866                 if (sipi_vector >= 0) {
867                         printk("CPU %d received SIPI, vector %x\n",
868                                cpu_data->cpu_id, sipi_vector);
869                         svm_vcpu_reset(cpu_data, sipi_vector);
870                         vcpu_reset();
871                 }
872                 iommu_check_pending_faults(cpu_data);
873                 goto vmentry;
874         case VMEXIT_VMMCALL:
875                 vcpu_handle_hypercall();
876                 goto vmentry;
877         case VMEXIT_CR0_SEL_WRITE:
878                 cpu_data->stats[JAILHOUSE_CPU_STAT_VMEXITS_CR]++;
879                 if (svm_handle_cr(cpu_data))
880                         goto vmentry;
881                 break;
882         case VMEXIT_MSR:
883                 cpu_data->stats[JAILHOUSE_CPU_STAT_VMEXITS_MSR]++;
884                 if (!vmcb->exitinfo1)
885                         res = vcpu_handle_msr_read();
886                 else
887                         res = svm_handle_msr_write(cpu_data);
888                 if (res)
889                         goto vmentry;
890                 break;
891         case VMEXIT_NPF:
892                 if ((vmcb->exitinfo1 & 0x7) == 0x7 &&
893                      vmcb->exitinfo2 >= XAPIC_BASE &&
894                      vmcb->exitinfo2 < XAPIC_BASE + PAGE_SIZE) {
895                         /* APIC access in non-AVIC mode */
896                         cpu_data->stats[JAILHOUSE_CPU_STAT_VMEXITS_XAPIC]++;
897                         if (svm_handle_apic_access(vmcb))
898                                 goto vmentry;
899                 } else {
900                         /* General MMIO (IOAPIC, PCI etc) */
901                         cpu_data->stats[JAILHOUSE_CPU_STAT_VMEXITS_MMIO]++;
902                         if (vcpu_handle_mmio_access())
903                                 goto vmentry;
904                 }
905
906                 panic_printk("FATAL: Unhandled Nested Page Fault for (%p), "
907                              "error code is %x\n", vmcb->exitinfo2,
908                              vmcb->exitinfo1 & 0xf);
909                 break;
910         case VMEXIT_XSETBV:
911                 if (vcpu_handle_xsetbv())
912                         goto vmentry;
913                 break;
914         case VMEXIT_IOIO:
915                 cpu_data->stats[JAILHOUSE_CPU_STAT_VMEXITS_PIO]++;
916                 if (vcpu_handle_io_access())
917                         goto vmentry;
918                 break;
919         /* TODO: Handle VMEXIT_AVIC_NOACCEL and VMEXIT_AVIC_INCOMPLETE_IPI */
920         default:
921                 panic_printk("FATAL: Unexpected #VMEXIT, exitcode %x, "
922                              "exitinfo1 %p exitinfo2 %p\n",
923                              vmcb->exitcode, vmcb->exitinfo1, vmcb->exitinfo2);
924         }
925         dump_guest_regs(&cpu_data->guest_regs, vmcb);
926         panic_park();
927
928 vmentry:
929         write_msr(MSR_GS_BASE, vmcb->gs.base);
930 }
931
932 void vcpu_park(void)
933 {
934         svm_vcpu_reset(this_cpu_data(), APIC_BSP_PSEUDO_SIPI);
935         /* No need to clear VMCB Clean bit: vcpu_reset() already does this */
936         this_cpu_data()->vmcb.n_cr3 = paging_hvirt2phys(parked_mode_npt);
937
938         vcpu_tlb_flush();
939 }
940
941 void vcpu_nmi_handler(void)
942 {
943 }
944
945 void vcpu_tlb_flush(void)
946 {
947         struct vmcb *vmcb = &this_cpu_data()->vmcb;
948
949         if (has_flush_by_asid)
950                 vmcb->tlb_control = SVM_TLB_FLUSH_GUEST;
951         else
952                 vmcb->tlb_control = SVM_TLB_FLUSH_ALL;
953 }
954
955 const u8 *vcpu_get_inst_bytes(const struct guest_paging_structures *pg_structs,
956                               unsigned long pc, unsigned int *size)
957 {
958         struct vmcb *vmcb = &this_cpu_data()->vmcb;
959         unsigned long start;
960
961         if (has_assists) {
962                 if (!*size)
963                         return NULL;
964                 start = vmcb->rip - pc;
965                 if (start < vmcb->bytes_fetched) {
966                         *size = vmcb->bytes_fetched - start;
967                         return &vmcb->guest_bytes[start];
968                 } else {
969                         return NULL;
970                 }
971         } else {
972                 return vcpu_map_inst(pg_structs, pc, size);
973         }
974 }
975
976 void vcpu_vendor_get_cell_io_bitmap(struct cell *cell,
977                                     struct vcpu_io_bitmap *iobm)
978 {
979         iobm->data = cell->svm.iopm;
980         iobm->size = sizeof(cell->svm.iopm);
981 }
982
983 void vcpu_vendor_get_execution_state(struct vcpu_execution_state *x_state)
984 {
985         struct vmcb *vmcb = &this_cpu_data()->vmcb;
986
987         x_state->efer = vmcb->efer;
988         x_state->rflags = vmcb->rflags;
989         x_state->cs = vmcb->cs.selector;
990         x_state->rip = vmcb->rip;
991 }
992
993 /* GIF must be set for interrupts to be delivered (APMv2, Sect. 15.17) */
994 void enable_irq(void)
995 {
996         asm volatile("stgi; sti" : : : "memory");
997 }
998
999 /* Jailhouse runs with GIF cleared, so we need to restore this state */
1000 void disable_irq(void)
1001 {
1002         asm volatile("cli; clgi" : : : "memory");
1003 }