]> rtime.felk.cvut.cz Git - linux-imx.git/commitdiff
mtd: nand: davinci: fix the binding documentation
authorKumar, Anil <anilkumar.v@ti.com>
Fri, 7 Dec 2012 09:09:34 +0000 (14:39 +0530)
committerGrant Likely <grant.likely@secretlab.ca>
Mon, 10 Dec 2012 23:00:07 +0000 (23:00 +0000)
Since the aemif driver conversion to DT along with
its movement to drivers/ folder is not yet done,
fix NAND binding documentation to have NAND specific
DT details only.

Signed-off-by: Kumar, Anil <anilkumar.v@ti.com>
Signed-off-by: Grant Likely <grant.likely@secretlab.ca>
Documentation/devicetree/bindings/arm/davinci/nand.txt

index e37241f1fdd85d31fcbdf338219fab719d6c4217..49fc7ada929a4aec87a615031b948d65c251f0d2 100644 (file)
@@ -23,29 +23,16 @@ Recommended properties :
 - ti,davinci-nand-buswidth: buswidth 8 or 16
 - ti,davinci-nand-use-bbt: use flash based bad block table support.
 
-Example (enbw_cmc board):
-aemif@60000000 {
-       compatible = "ti,davinci-aemif";
-       #address-cells = <2>;
-       #size-cells = <1>;
-       reg = <0x68000000 0x80000>;
-       ranges = <2 0 0x60000000 0x02000000
-                 3 0 0x62000000 0x02000000
-                 4 0 0x64000000 0x02000000
-                 5 0 0x66000000 0x02000000
-                 6 0 0x68000000 0x02000000>;
-       nand@3,0 {
-               compatible = "ti,davinci-nand";
-               reg = <3 0x0 0x807ff
-                       6 0x0 0x8000>;
-               #address-cells = <1>;
-               #size-cells = <1>;
-               ti,davinci-chipselect = <1>;
-               ti,davinci-mask-ale = <0>;
-               ti,davinci-mask-cle = <0>;
-               ti,davinci-mask-chipsel = <0>;
-               ti,davinci-ecc-mode = "hw";
-               ti,davinci-ecc-bits = <4>;
-               ti,davinci-nand-use-bbt;
-       };
+Example(da850 EVM ):
+nand_cs3@62000000 {
+       compatible = "ti,davinci-nand";
+       reg = <0x62000000 0x807ff
+               0x68000000 0x8000>;
+       ti,davinci-chipselect = <1>;
+       ti,davinci-mask-ale = <0>;
+       ti,davinci-mask-cle = <0>;
+       ti,davinci-mask-chipsel = <0>;
+       ti,davinci-ecc-mode = "hw";
+       ti,davinci-ecc-bits = <4>;
+       ti,davinci-nand-use-bbt;
 };