]> rtime.felk.cvut.cz Git - linux-imx.git/blob - drivers/gpu/drm/radeon/sumod.h
drm/radeon/kms: add dpm support for sumo asics (v2)
[linux-imx.git] / drivers / gpu / drm / radeon / sumod.h
1 /*
2  * Copyright 2012 Advanced Micro Devices, Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  *
22  * Authors: Alex Deucher
23  */
24 #ifndef _SUMOD_H_
25 #define _SUMOD_H_
26
27 /* pm registers */
28
29 /* rcu */
30 #define RCU_FW_VERSION                                  0x30c
31
32 #define RCU_PWR_GATING_SEQ0                             0x408
33 #define RCU_PWR_GATING_SEQ1                             0x40c
34 #define RCU_PWR_GATING_CNTL                             0x410
35 #       define PWR_GATING_EN                            (1 << 0)
36 #       define RSVD_MASK                                (0x3 << 1)
37 #       define PCV(x)                                   ((x) << 3)
38 #       define PCV_MASK                                 (0x1f << 3)
39 #       define PCV_SHIFT                                3
40 #       define PCP(x)                                   ((x) << 8)
41 #       define PCP_MASK                                 (0xf << 8)
42 #       define PCP_SHIFT                                8
43 #       define RPW(x)                                   ((x) << 16)
44 #       define RPW_MASK                                 (0xf << 16)
45 #       define RPW_SHIFT                                16
46 #       define ID(x)                                    ((x) << 24)
47 #       define ID_MASK                                  (0xf << 24)
48 #       define ID_SHIFT                                 24
49 #       define PGS(x)                                   ((x) << 28)
50 #       define PGS_MASK                                 (0xf << 28)
51 #       define PGS_SHIFT                                28
52
53 #define RCU_ALTVDDNB_NOTIFY                             0x430
54 #define RCU_LCLK_SCALING_CNTL                           0x434
55 #       define LCLK_SCALING_EN                          (1 << 0)
56 #       define LCLK_SCALING_TYPE                        (1 << 1)
57 #       define LCLK_SCALING_TIMER_PRESCALER(x)          ((x) << 4)
58 #       define LCLK_SCALING_TIMER_PRESCALER_MASK        (0xf << 4)
59 #       define LCLK_SCALING_TIMER_PRESCALER_SHIFT       4
60 #       define LCLK_SCALING_TIMER_PERIOD(x)             ((x) << 16)
61 #       define LCLK_SCALING_TIMER_PERIOD_MASK           (0xf << 16)
62 #       define LCLK_SCALING_TIMER_PERIOD_SHIFT          16
63
64 #define RCU_PWR_GATING_CNTL_2                           0x4a0
65 #       define MPPU(x)                                  ((x) << 0)
66 #       define MPPU_MASK                                (0xffff << 0)
67 #       define MPPU_SHIFT                               0
68 #       define MPPD(x)                                  ((x) << 16)
69 #       define MPPD_MASK                                (0xffff << 16)
70 #       define MPPD_SHIFT                               16
71 #define RCU_PWR_GATING_CNTL_3                           0x4a4
72 #       define DPPU(x)                                  ((x) << 0)
73 #       define DPPU_MASK                                (0xffff << 0)
74 #       define DPPU_SHIFT                               0
75 #       define DPPD(x)                                  ((x) << 16)
76 #       define DPPD_MASK                                (0xffff << 16)
77 #       define DPPD_SHIFT                               16
78 #define RCU_PWR_GATING_CNTL_4                           0x4a8
79 #       define RT(x)                                    ((x) << 0)
80 #       define RT_MASK                                  (0xffff << 0)
81 #       define RT_SHIFT                                 0
82 #       define IT(x)                                    ((x) << 16)
83 #       define IT_MASK                                  (0xffff << 16)
84 #       define IT_SHIFT                                 16
85
86 /* yes these two have the same address */
87 #define RCU_PWR_GATING_CNTL_5                           0x504
88 #define RCU_GPU_BOOST_DISABLE                           0x508
89
90 #define MCU_M3ARB_INDEX                                 0x504
91 #define MCU_M3ARB_PARAMS                                0x508
92
93 #define RCU_GNB_PWR_REP_TIMER_CNTL                      0x50C
94
95 #define RCU_SclkDpmTdpLimit01                           0x514
96 #define RCU_SclkDpmTdpLimit23                           0x518
97 #define RCU_SclkDpmTdpLimit47                           0x51C
98 #define RCU_SclkDpmTdpLimitPG                           0x520
99
100 #define GNB_TDP_LIMIT                                   0x540
101 #define RCU_BOOST_MARGIN                                0x544
102 #define RCU_THROTTLE_MARGIN                             0x548
103
104 #define SMU_PCIE_PG_ARGS                                0x58C
105 #define SMU_PCIE_PG_ARGS_2                              0x598
106 #define SMU_PCIE_PG_ARGS_3                              0x59C
107
108 /* mmio */
109 #define RCU_STATUS                                      0x11c
110 #       define GMC_PWR_GATER_BUSY                       (1 << 8)
111 #       define GFX_PWR_GATER_BUSY                       (1 << 9)
112 #       define UVD_PWR_GATER_BUSY                       (1 << 10)
113 #       define PCIE_PWR_GATER_BUSY                      (1 << 11)
114 #       define GMC_PWR_GATER_STATE                      (1 << 12)
115 #       define GFX_PWR_GATER_STATE                      (1 << 13)
116 #       define UVD_PWR_GATER_STATE                      (1 << 14)
117 #       define PCIE_PWR_GATER_STATE                     (1 << 15)
118 #       define GFX1_PWR_GATER_BUSY                      (1 << 16)
119 #       define GFX2_PWR_GATER_BUSY                      (1 << 17)
120 #       define GFX1_PWR_GATER_STATE                     (1 << 18)
121 #       define GFX2_PWR_GATER_STATE                     (1 << 19)
122
123 #define GFX_INT_REQ                                     0x120
124 #       define INT_REQ                                  (1 << 0)
125 #       define SERV_INDEX(x)                            ((x) << 1)
126 #       define SERV_INDEX_MASK                          (0xff << 1)
127 #       define SERV_INDEX_SHIFT                         1
128 #define GFX_INT_STATUS                                  0x124
129 #       define INT_ACK                                  (1 << 0)
130 #       define INT_DONE                                 (1 << 1)
131
132 #define CG_SCLK_CNTL                                    0x600
133 #       define SCLK_DIVIDER(x)                          ((x) << 0)
134 #       define SCLK_DIVIDER_MASK                        (0x7f << 0)
135 #       define SCLK_DIVIDER_SHIFT                       0
136 #define CG_SCLK_STATUS                                  0x604
137 #       define SCLK_OVERCLK_DETECT                      (1 << 2)
138
139 #define GENERAL_PWRMGT                                  0x63c
140 #       define STATIC_PM_EN                             (1 << 1)
141
142 #define SCLK_PWRMGT_CNTL                                0x644
143 #       define SCLK_PWRMGT_OFF                          (1 << 0)
144 #       define SCLK_LOW_D1                              (1 << 1)
145 #       define FIR_RESET                                (1 << 4)
146 #       define FIR_FORCE_TREND_SEL                      (1 << 5)
147 #       define FIR_TREND_MODE                           (1 << 6)
148 #       define DYN_GFX_CLK_OFF_EN                       (1 << 7)
149 #       define GFX_CLK_FORCE_ON                         (1 << 8)
150 #       define GFX_CLK_REQUEST_OFF                      (1 << 9)
151 #       define GFX_CLK_FORCE_OFF                        (1 << 10)
152 #       define GFX_CLK_OFF_ACPI_D1                      (1 << 11)
153 #       define GFX_CLK_OFF_ACPI_D2                      (1 << 12)
154 #       define GFX_CLK_OFF_ACPI_D3                      (1 << 13)
155 #       define GFX_VOLTAGE_CHANGE_EN                    (1 << 16)
156 #       define GFX_VOLTAGE_CHANGE_MODE                  (1 << 17)
157
158 #define TARGET_AND_CURRENT_PROFILE_INDEX                0x66c
159 #       define TARG_SCLK_INDEX(x)                       ((x) << 6)
160 #       define TARG_SCLK_INDEX_MASK                     (0x7 << 6)
161 #       define TARG_SCLK_INDEX_SHIFT                    6
162 #       define CURR_SCLK_INDEX(x)                       ((x) << 9)
163 #       define CURR_SCLK_INDEX_MASK                     (0x7 << 9)
164 #       define CURR_SCLK_INDEX_SHIFT                    9
165 #       define TARG_INDEX(x)                            ((x) << 12)
166 #       define TARG_INDEX_MASK                          (0x7 << 12)
167 #       define TARG_INDEX_SHIFT                         12
168 #       define CURR_INDEX(x)                            ((x) << 15)
169 #       define CURR_INDEX_MASK                          (0x7 << 15)
170 #       define CURR_INDEX_SHIFT                         15
171
172 #define CG_SCLK_DPM_CTRL                                0x684
173 #       define SCLK_FSTATE_0_DIV(x)                     ((x) << 0)
174 #       define SCLK_FSTATE_0_DIV_MASK                   (0x7f << 0)
175 #       define SCLK_FSTATE_0_DIV_SHIFT                  0
176 #       define SCLK_FSTATE_0_VLD                        (1 << 7)
177 #       define SCLK_FSTATE_1_DIV(x)                     ((x) << 8)
178 #       define SCLK_FSTATE_1_DIV_MASK                   (0x7f << 8)
179 #       define SCLK_FSTATE_1_DIV_SHIFT                  8
180 #       define SCLK_FSTATE_1_VLD                        (1 << 15)
181 #       define SCLK_FSTATE_2_DIV(x)                     ((x) << 16)
182 #       define SCLK_FSTATE_2_DIV_MASK                   (0x7f << 16)
183 #       define SCLK_FSTATE_2_DIV_SHIFT                  16
184 #       define SCLK_FSTATE_2_VLD                        (1 << 23)
185 #       define SCLK_FSTATE_3_DIV(x)                     ((x) << 24)
186 #       define SCLK_FSTATE_3_DIV_MASK                   (0x7f << 24)
187 #       define SCLK_FSTATE_3_DIV_SHIFT                  24
188 #       define SCLK_FSTATE_3_VLD                        (1 << 31)
189 #define CG_SCLK_DPM_CTRL_2                              0x688
190 #define CG_GCOOR                                        0x68c
191 #       define PHC(x)                                   ((x) << 0)
192 #       define PHC_MASK                                 (0x1f << 0)
193 #       define PHC_SHIFT                                0
194 #       define SDC(x)                                   ((x) << 9)
195 #       define SDC_MASK                                 (0x3ff << 9)
196 #       define SDC_SHIFT                                9
197 #       define SU(x)                                    ((x) << 23)
198 #       define SU_MASK                                  (0xf << 23)
199 #       define SU_SHIFT                                 23
200 #       define DIV_ID(x)                                ((x) << 28)
201 #       define DIV_ID_MASK                              (0x7 << 28)
202 #       define DIV_ID_SHIFT                             28
203
204 #define CG_FTV                                          0x690
205 #define CG_FFCT_0                                       0x694
206 #       define UTC_0(x)                                 ((x) << 0)
207 #       define UTC_0_MASK                               (0x3ff << 0)
208 #       define UTC_0_SHIFT                              0
209 #       define DTC_0(x)                                 ((x) << 10)
210 #       define DTC_0_MASK                               (0x3ff << 10)
211 #       define DTC_0_SHIFT                              10
212
213 #define CG_GIT                                          0x6d8
214 #       define CG_GICST(x)                              ((x) << 0)
215 #       define CG_GICST_MASK                            (0xffff << 0)
216 #       define CG_GICST_SHIFT                           0
217 #       define CG_GIPOT(x)                              ((x) << 16)
218 #       define CG_GIPOT_MASK                            (0xffff << 16)
219 #       define CG_GIPOT_SHIFT                           16
220
221 #define CG_SCLK_DPM_CTRL_3                              0x6e0
222 #       define FORCE_SCLK_STATE(x)                      ((x) << 0)
223 #       define FORCE_SCLK_STATE_MASK                    (0x7 << 0)
224 #       define FORCE_SCLK_STATE_SHIFT                   0
225 #       define FORCE_SCLK_STATE_EN                      (1 << 3)
226 #       define GNB_TT(x)                                ((x) << 8)
227 #       define GNB_TT_MASK                              (0xff << 8)
228 #       define GNB_TT_SHIFT                             8
229 #       define GNB_THERMTHRO_MASK                       (1 << 16)
230 #       define CNB_THERMTHRO_MASK_SCLK                  (1 << 17)
231 #       define DPM_SCLK_ENABLE                          (1 << 18)
232 #       define GNB_SLOW_FSTATE_0_MASK                   (1 << 23)
233 #       define GNB_SLOW_FSTATE_0_SHIFT                  23
234 #       define FORCE_NB_PSTATE_1                        (1 << 31)
235
236 #define CG_SSP                                          0x6e8
237 #       define SST(x)                                   ((x) << 0)
238 #       define SST_MASK                                 (0xffff << 0)
239 #       define SST_SHIFT                                0
240 #       define SSTU(x)                                  ((x) << 16)
241 #       define SSTU_MASK                                (0xffff << 16)
242 #       define SSTU_SHIFT                               16
243
244 #define CG_ACPI_CNTL                                    0x70c
245 #       define SCLK_ACPI_DIV(x)                         ((x) << 0)
246 #       define SCLK_ACPI_DIV_MASK                       (0x7f << 0)
247 #       define SCLK_ACPI_DIV_SHIFT                      0
248
249 #define CG_SCLK_DPM_CTRL_4                              0x71c
250 #       define DC_HDC(x)                                ((x) << 14)
251 #       define DC_HDC_MASK                              (0x3fff << 14)
252 #       define DC_HDC_SHIFT                             14
253 #       define DC_HU(x)                                 ((x) << 28)
254 #       define DC_HU_MASK                               (0xf << 28)
255 #       define DC_HU_SHIFT                              28
256 #define CG_SCLK_DPM_CTRL_5                              0x720
257 #       define SCLK_FSTATE_BOOTUP(x)                    ((x) << 0)
258 #       define SCLK_FSTATE_BOOTUP_MASK                  (0x7 << 0)
259 #       define SCLK_FSTATE_BOOTUP_SHIFT                 0
260 #       define TT_TP(x)                                 ((x) << 3)
261 #       define TT_TP_MASK                               (0xffff << 3)
262 #       define TT_TP_SHIFT                              3
263 #       define TT_TU(x)                                 ((x) << 19)
264 #       define TT_TU_MASK                               (0xff << 19)
265 #       define TT_TU_SHIFT                              19
266 #define CG_SCLK_DPM_CTRL_6                              0x724
267 #define CG_AT_0                                         0x728
268 #       define CG_R(x)                                  ((x) << 0)
269 #       define CG_R_MASK                                (0xffff << 0)
270 #       define CG_R_SHIFT                               0
271 #       define CG_L(x)                                  ((x) << 16)
272 #       define CG_L_MASK                                (0xffff << 16)
273 #       define CG_L_SHIFT                               16
274 #define CG_AT_1                                         0x72c
275 #define CG_AT_2                                         0x730
276 #define CG_THERMAL_INT                                  0x734
277 #define         DIG_THERM_INTH(x)                       ((x) << 8)
278 #define         DIG_THERM_INTH_MASK                     0x0000FF00
279 #define         DIG_THERM_INTH_SHIFT                    8
280 #define         DIG_THERM_INTL(x)                       ((x) << 16)
281 #define         DIG_THERM_INTL_MASK                     0x00FF0000
282 #define         DIG_THERM_INTL_SHIFT                    16
283 #define         THERM_INT_MASK_HIGH                     (1 << 24)
284 #define         THERM_INT_MASK_LOW                      (1 << 25)
285 #define CG_AT_3                                         0x738
286 #define CG_AT_4                                         0x73c
287 #define CG_AT_5                                         0x740
288 #define CG_AT_6                                         0x744
289 #define CG_AT_7                                         0x748
290
291 #define CG_BSP_0                                        0x750
292 #       define BSP(x)                                   ((x) << 0)
293 #       define BSP_MASK                                 (0xffff << 0)
294 #       define BSP_SHIFT                                0
295 #       define BSU(x)                                   ((x) << 16)
296 #       define BSU_MASK                                 (0xf << 16)
297 #       define BSU_SHIFT                                16
298
299 #define CG_CG_VOLTAGE_CNTL                              0x770
300 #       define REQ                                      (1 << 0)
301 #       define LEVEL(x)                                 ((x) << 1)
302 #       define LEVEL_MASK                               (0x3 << 1)
303 #       define LEVEL_SHIFT                              1
304 #       define CG_VOLTAGE_EN                            (1 << 3)
305 #       define FORCE                                    (1 << 4)
306 #       define PERIOD(x)                                ((x) << 8)
307 #       define PERIOD_MASK                              (0xffff << 8)
308 #       define PERIOD_SHIFT                             8
309 #       define UNIT(x)                                  ((x) << 24)
310 #       define UNIT_MASK                                (0xf << 24)
311 #       define UNIT_SHIFT                               24
312
313 #define CG_ACPI_VOLTAGE_CNTL                            0x780
314 #       define ACPI_VOLTAGE_EN                          (1 << 8)
315
316 #define CG_DPM_VOLTAGE_CNTL                             0x788
317 #       define DPM_STATE0_LEVEL_MASK                    (0x3 << 0)
318 #       define DPM_STATE0_LEVEL_SHIFT                   0
319 #       define DPM_VOLTAGE_EN                           (1 << 16)
320
321 #define CG_PWR_GATING_CNTL                              0x7ac
322 #       define DYN_PWR_DOWN_EN                          (1 << 0)
323 #       define ACPI_PWR_DOWN_EN                         (1 << 1)
324 #       define GFX_CLK_OFF_PWR_DOWN_EN                  (1 << 2)
325 #       define IOC_DISGPU_PWR_DOWN_EN                   (1 << 3)
326 #       define FORCE_POWR_ON                            (1 << 4)
327 #       define PGP(x)                                   ((x) << 8)
328 #       define PGP_MASK                                 (0xffff << 8)
329 #       define PGP_SHIFT                                8
330 #       define PGU(x)                                   ((x) << 24)
331 #       define PGU_MASK                                 (0xf << 24)
332 #       define PGU_SHIFT                                24
333
334 #define CG_CGTT_LOCAL_0                                 0x7d0
335 #define CG_CGTT_LOCAL_1                                 0x7d4
336
337 #define DEEP_SLEEP_CNTL                                 0x818
338 #       define R_DIS                                    (1 << 3)
339 #       define HS(x)                                    ((x) << 4)
340 #       define HS_MASK                                  (0xfff << 4)
341 #       define HS_SHIFT                                 4
342 #       define ENABLE_DS                                (1 << 31)
343 #define DEEP_SLEEP_CNTL2                                0x81c
344 #       define LB_UFP_EN                                (1 << 0)
345 #       define INOUT_C(x)                               ((x) << 4)
346 #       define INOUT_C_MASK                             (0xff << 4)
347 #       define INOUT_C_SHIFT                            4
348
349 #define CG_SCRATCH2                                     0x824
350
351 #define CG_SCLK_DPM_CTRL_11                             0x830
352
353 #define HW_REV                                          0x5564
354 #       define ATI_REV_ID_MASK                          (0xf << 28)
355 #       define ATI_REV_ID_SHIFT                         28
356 /* 0 = A0, 1 = A1, 2 = B0, 3 = C0, etc. */
357
358 #define DOUT_SCRATCH3                                   0x611c
359
360 #define GB_ADDR_CONFIG                                  0x98f8
361
362 #endif