]> rtime.felk.cvut.cz Git - linux-imx.git/blob - drivers/gpu/drm/i915/i915_drv.c
drm/i915: add enable_ips module option
[linux-imx.git] / drivers / gpu / drm / i915 / i915_drv.c
1 /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2  */
3 /*
4  *
5  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6  * All Rights Reserved.
7  *
8  * Permission is hereby granted, free of charge, to any person obtaining a
9  * copy of this software and associated documentation files (the
10  * "Software"), to deal in the Software without restriction, including
11  * without limitation the rights to use, copy, modify, merge, publish,
12  * distribute, sub license, and/or sell copies of the Software, and to
13  * permit persons to whom the Software is furnished to do so, subject to
14  * the following conditions:
15  *
16  * The above copyright notice and this permission notice (including the
17  * next paragraph) shall be included in all copies or substantial portions
18  * of the Software.
19  *
20  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27  *
28  */
29
30 #include <linux/device.h>
31 #include <drm/drmP.h>
32 #include <drm/i915_drm.h>
33 #include "i915_drv.h"
34 #include "i915_trace.h"
35 #include "intel_drv.h"
36
37 #include <linux/console.h>
38 #include <linux/module.h>
39 #include <drm/drm_crtc_helper.h>
40
41 static int i915_modeset __read_mostly = -1;
42 module_param_named(modeset, i915_modeset, int, 0400);
43 MODULE_PARM_DESC(modeset,
44                 "Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
45                 "1=on, -1=force vga console preference [default])");
46
47 unsigned int i915_fbpercrtc __always_unused = 0;
48 module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
49
50 int i915_panel_ignore_lid __read_mostly = 1;
51 module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
52 MODULE_PARM_DESC(panel_ignore_lid,
53                 "Override lid status (0=autodetect, 1=autodetect disabled [default], "
54                 "-1=force lid closed, -2=force lid open)");
55
56 unsigned int i915_powersave __read_mostly = 1;
57 module_param_named(powersave, i915_powersave, int, 0600);
58 MODULE_PARM_DESC(powersave,
59                 "Enable powersavings, fbc, downclocking, etc. (default: true)");
60
61 int i915_semaphores __read_mostly = -1;
62 module_param_named(semaphores, i915_semaphores, int, 0600);
63 MODULE_PARM_DESC(semaphores,
64                 "Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))");
65
66 int i915_enable_rc6 __read_mostly = -1;
67 module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0400);
68 MODULE_PARM_DESC(i915_enable_rc6,
69                 "Enable power-saving render C-state 6. "
70                 "Different stages can be selected via bitmask values "
71                 "(0 = disable; 1 = enable rc6; 2 = enable deep rc6; 4 = enable deepest rc6). "
72                 "For example, 3 would enable rc6 and deep rc6, and 7 would enable everything. "
73                 "default: -1 (use per-chip default)");
74
75 int i915_enable_fbc __read_mostly = -1;
76 module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
77 MODULE_PARM_DESC(i915_enable_fbc,
78                 "Enable frame buffer compression for power savings "
79                 "(default: -1 (use per-chip default))");
80
81 unsigned int i915_lvds_downclock __read_mostly = 0;
82 module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
83 MODULE_PARM_DESC(lvds_downclock,
84                 "Use panel (LVDS/eDP) downclocking for power savings "
85                 "(default: false)");
86
87 int i915_lvds_channel_mode __read_mostly;
88 module_param_named(lvds_channel_mode, i915_lvds_channel_mode, int, 0600);
89 MODULE_PARM_DESC(lvds_channel_mode,
90                  "Specify LVDS channel mode "
91                  "(0=probe BIOS [default], 1=single-channel, 2=dual-channel)");
92
93 int i915_panel_use_ssc __read_mostly = -1;
94 module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
95 MODULE_PARM_DESC(lvds_use_ssc,
96                 "Use Spread Spectrum Clock with panels [LVDS/eDP] "
97                 "(default: auto from VBT)");
98
99 int i915_vbt_sdvo_panel_type __read_mostly = -1;
100 module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
101 MODULE_PARM_DESC(vbt_sdvo_panel_type,
102                 "Override/Ignore selection of SDVO panel mode in the VBT "
103                 "(-2=ignore, -1=auto [default], index in VBT BIOS table)");
104
105 static bool i915_try_reset __read_mostly = true;
106 module_param_named(reset, i915_try_reset, bool, 0600);
107 MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)");
108
109 bool i915_enable_hangcheck __read_mostly = true;
110 module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644);
111 MODULE_PARM_DESC(enable_hangcheck,
112                 "Periodically check GPU activity for detecting hangs. "
113                 "WARNING: Disabling this can cause system wide hangs. "
114                 "(default: true)");
115
116 int i915_enable_ppgtt __read_mostly = -1;
117 module_param_named(i915_enable_ppgtt, i915_enable_ppgtt, int, 0600);
118 MODULE_PARM_DESC(i915_enable_ppgtt,
119                 "Enable PPGTT (default: true)");
120
121 unsigned int i915_preliminary_hw_support __read_mostly = 0;
122 module_param_named(preliminary_hw_support, i915_preliminary_hw_support, int, 0600);
123 MODULE_PARM_DESC(preliminary_hw_support,
124                 "Enable preliminary hardware support. (default: false)");
125
126 int i915_disable_power_well __read_mostly = 0;
127 module_param_named(disable_power_well, i915_disable_power_well, int, 0600);
128 MODULE_PARM_DESC(disable_power_well,
129                  "Disable the power well when possible (default: false)");
130
131 int i915_enable_ips __read_mostly = 1;
132 module_param_named(enable_ips, i915_enable_ips, int, 0600);
133 MODULE_PARM_DESC(enable_ips, "Enable IPS (default: true)");
134
135 static struct drm_driver driver;
136 extern int intel_agp_enabled;
137
138 #define INTEL_VGA_DEVICE(id, info) {            \
139         .class = PCI_BASE_CLASS_DISPLAY << 16,  \
140         .class_mask = 0xff0000,                 \
141         .vendor = 0x8086,                       \
142         .device = id,                           \
143         .subvendor = PCI_ANY_ID,                \
144         .subdevice = PCI_ANY_ID,                \
145         .driver_data = (unsigned long) info }
146
147 #define INTEL_QUANTA_VGA_DEVICE(info) {         \
148         .class = PCI_BASE_CLASS_DISPLAY << 16,  \
149         .class_mask = 0xff0000,                 \
150         .vendor = 0x8086,                       \
151         .device = 0x16a,                        \
152         .subvendor = 0x152d,                    \
153         .subdevice = 0x8990,                    \
154         .driver_data = (unsigned long) info }
155
156
157 static const struct intel_device_info intel_i830_info = {
158         .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
159         .has_overlay = 1, .overlay_needs_physical = 1,
160 };
161
162 static const struct intel_device_info intel_845g_info = {
163         .gen = 2, .num_pipes = 1,
164         .has_overlay = 1, .overlay_needs_physical = 1,
165 };
166
167 static const struct intel_device_info intel_i85x_info = {
168         .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
169         .cursor_needs_physical = 1,
170         .has_overlay = 1, .overlay_needs_physical = 1,
171 };
172
173 static const struct intel_device_info intel_i865g_info = {
174         .gen = 2, .num_pipes = 1,
175         .has_overlay = 1, .overlay_needs_physical = 1,
176 };
177
178 static const struct intel_device_info intel_i915g_info = {
179         .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
180         .has_overlay = 1, .overlay_needs_physical = 1,
181 };
182 static const struct intel_device_info intel_i915gm_info = {
183         .gen = 3, .is_mobile = 1, .num_pipes = 2,
184         .cursor_needs_physical = 1,
185         .has_overlay = 1, .overlay_needs_physical = 1,
186         .supports_tv = 1,
187 };
188 static const struct intel_device_info intel_i945g_info = {
189         .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
190         .has_overlay = 1, .overlay_needs_physical = 1,
191 };
192 static const struct intel_device_info intel_i945gm_info = {
193         .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
194         .has_hotplug = 1, .cursor_needs_physical = 1,
195         .has_overlay = 1, .overlay_needs_physical = 1,
196         .supports_tv = 1,
197 };
198
199 static const struct intel_device_info intel_i965g_info = {
200         .gen = 4, .is_broadwater = 1, .num_pipes = 2,
201         .has_hotplug = 1,
202         .has_overlay = 1,
203 };
204
205 static const struct intel_device_info intel_i965gm_info = {
206         .gen = 4, .is_crestline = 1, .num_pipes = 2,
207         .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
208         .has_overlay = 1,
209         .supports_tv = 1,
210 };
211
212 static const struct intel_device_info intel_g33_info = {
213         .gen = 3, .is_g33 = 1, .num_pipes = 2,
214         .need_gfx_hws = 1, .has_hotplug = 1,
215         .has_overlay = 1,
216 };
217
218 static const struct intel_device_info intel_g45_info = {
219         .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
220         .has_pipe_cxsr = 1, .has_hotplug = 1,
221         .has_bsd_ring = 1,
222 };
223
224 static const struct intel_device_info intel_gm45_info = {
225         .gen = 4, .is_g4x = 1, .num_pipes = 2,
226         .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
227         .has_pipe_cxsr = 1, .has_hotplug = 1,
228         .supports_tv = 1,
229         .has_bsd_ring = 1,
230 };
231
232 static const struct intel_device_info intel_pineview_info = {
233         .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
234         .need_gfx_hws = 1, .has_hotplug = 1,
235         .has_overlay = 1,
236 };
237
238 static const struct intel_device_info intel_ironlake_d_info = {
239         .gen = 5, .num_pipes = 2,
240         .need_gfx_hws = 1, .has_hotplug = 1,
241         .has_bsd_ring = 1,
242 };
243
244 static const struct intel_device_info intel_ironlake_m_info = {
245         .gen = 5, .is_mobile = 1, .num_pipes = 2,
246         .need_gfx_hws = 1, .has_hotplug = 1,
247         .has_fbc = 1,
248         .has_bsd_ring = 1,
249 };
250
251 static const struct intel_device_info intel_sandybridge_d_info = {
252         .gen = 6, .num_pipes = 2,
253         .need_gfx_hws = 1, .has_hotplug = 1,
254         .has_bsd_ring = 1,
255         .has_blt_ring = 1,
256         .has_llc = 1,
257         .has_force_wake = 1,
258 };
259
260 static const struct intel_device_info intel_sandybridge_m_info = {
261         .gen = 6, .is_mobile = 1, .num_pipes = 2,
262         .need_gfx_hws = 1, .has_hotplug = 1,
263         .has_fbc = 1,
264         .has_bsd_ring = 1,
265         .has_blt_ring = 1,
266         .has_llc = 1,
267         .has_force_wake = 1,
268 };
269
270 #define GEN7_FEATURES  \
271         .gen = 7, .num_pipes = 3, \
272         .need_gfx_hws = 1, .has_hotplug = 1, \
273         .has_bsd_ring = 1, \
274         .has_blt_ring = 1, \
275         .has_llc = 1, \
276         .has_force_wake = 1
277
278 static const struct intel_device_info intel_ivybridge_d_info = {
279         GEN7_FEATURES,
280         .is_ivybridge = 1,
281 };
282
283 static const struct intel_device_info intel_ivybridge_m_info = {
284         GEN7_FEATURES,
285         .is_ivybridge = 1,
286         .is_mobile = 1,
287         .has_fbc = 1,
288 };
289
290 static const struct intel_device_info intel_ivybridge_q_info = {
291         GEN7_FEATURES,
292         .is_ivybridge = 1,
293         .num_pipes = 0, /* legal, last one wins */
294 };
295
296 static const struct intel_device_info intel_valleyview_m_info = {
297         GEN7_FEATURES,
298         .is_mobile = 1,
299         .num_pipes = 2,
300         .is_valleyview = 1,
301         .display_mmio_offset = VLV_DISPLAY_BASE,
302         .has_llc = 0, /* legal, last one wins */
303 };
304
305 static const struct intel_device_info intel_valleyview_d_info = {
306         GEN7_FEATURES,
307         .num_pipes = 2,
308         .is_valleyview = 1,
309         .display_mmio_offset = VLV_DISPLAY_BASE,
310         .has_llc = 0, /* legal, last one wins */
311 };
312
313 static const struct intel_device_info intel_haswell_d_info = {
314         GEN7_FEATURES,
315         .is_haswell = 1,
316         .has_ddi = 1,
317         .has_fpga_dbg = 1,
318         .has_vebox_ring = 1,
319 };
320
321 static const struct intel_device_info intel_haswell_m_info = {
322         GEN7_FEATURES,
323         .is_haswell = 1,
324         .is_mobile = 1,
325         .has_ddi = 1,
326         .has_fpga_dbg = 1,
327         .has_fbc = 1,
328         .has_vebox_ring = 1,
329 };
330
331 static const struct pci_device_id pciidlist[] = {               /* aka */
332         INTEL_VGA_DEVICE(0x3577, &intel_i830_info),             /* I830_M */
333         INTEL_VGA_DEVICE(0x2562, &intel_845g_info),             /* 845_G */
334         INTEL_VGA_DEVICE(0x3582, &intel_i85x_info),             /* I855_GM */
335         INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
336         INTEL_VGA_DEVICE(0x2572, &intel_i865g_info),            /* I865_G */
337         INTEL_VGA_DEVICE(0x2582, &intel_i915g_info),            /* I915_G */
338         INTEL_VGA_DEVICE(0x258a, &intel_i915g_info),            /* E7221_G */
339         INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info),           /* I915_GM */
340         INTEL_VGA_DEVICE(0x2772, &intel_i945g_info),            /* I945_G */
341         INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info),           /* I945_GM */
342         INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info),           /* I945_GME */
343         INTEL_VGA_DEVICE(0x2972, &intel_i965g_info),            /* I946_GZ */
344         INTEL_VGA_DEVICE(0x2982, &intel_i965g_info),            /* G35_G */
345         INTEL_VGA_DEVICE(0x2992, &intel_i965g_info),            /* I965_Q */
346         INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info),            /* I965_G */
347         INTEL_VGA_DEVICE(0x29b2, &intel_g33_info),              /* Q35_G */
348         INTEL_VGA_DEVICE(0x29c2, &intel_g33_info),              /* G33_G */
349         INTEL_VGA_DEVICE(0x29d2, &intel_g33_info),              /* Q33_G */
350         INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info),           /* I965_GM */
351         INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info),           /* I965_GME */
352         INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info),             /* GM45_G */
353         INTEL_VGA_DEVICE(0x2e02, &intel_g45_info),              /* IGD_E_G */
354         INTEL_VGA_DEVICE(0x2e12, &intel_g45_info),              /* Q45_G */
355         INTEL_VGA_DEVICE(0x2e22, &intel_g45_info),              /* G45_G */
356         INTEL_VGA_DEVICE(0x2e32, &intel_g45_info),              /* G41_G */
357         INTEL_VGA_DEVICE(0x2e42, &intel_g45_info),              /* B43_G */
358         INTEL_VGA_DEVICE(0x2e92, &intel_g45_info),              /* B43_G.1 */
359         INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
360         INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
361         INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
362         INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
363         INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
364         INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
365         INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
366         INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
367         INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
368         INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
369         INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
370         INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */
371         INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */
372         INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */
373         INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */
374         INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */
375         INTEL_QUANTA_VGA_DEVICE(&intel_ivybridge_q_info), /* Quanta transcode */
376         INTEL_VGA_DEVICE(0x016a, &intel_ivybridge_d_info), /* GT2 server */
377         INTEL_VGA_DEVICE(0x0402, &intel_haswell_d_info), /* GT1 desktop */
378         INTEL_VGA_DEVICE(0x0412, &intel_haswell_d_info), /* GT2 desktop */
379         INTEL_VGA_DEVICE(0x0422, &intel_haswell_d_info), /* GT2 desktop */
380         INTEL_VGA_DEVICE(0x040a, &intel_haswell_d_info), /* GT1 server */
381         INTEL_VGA_DEVICE(0x041a, &intel_haswell_d_info), /* GT2 server */
382         INTEL_VGA_DEVICE(0x042a, &intel_haswell_d_info), /* GT2 server */
383         INTEL_VGA_DEVICE(0x0406, &intel_haswell_m_info), /* GT1 mobile */
384         INTEL_VGA_DEVICE(0x0416, &intel_haswell_m_info), /* GT2 mobile */
385         INTEL_VGA_DEVICE(0x0426, &intel_haswell_m_info), /* GT2 mobile */
386         INTEL_VGA_DEVICE(0x0C02, &intel_haswell_d_info), /* SDV GT1 desktop */
387         INTEL_VGA_DEVICE(0x0C12, &intel_haswell_d_info), /* SDV GT2 desktop */
388         INTEL_VGA_DEVICE(0x0C22, &intel_haswell_d_info), /* SDV GT2 desktop */
389         INTEL_VGA_DEVICE(0x0C0A, &intel_haswell_d_info), /* SDV GT1 server */
390         INTEL_VGA_DEVICE(0x0C1A, &intel_haswell_d_info), /* SDV GT2 server */
391         INTEL_VGA_DEVICE(0x0C2A, &intel_haswell_d_info), /* SDV GT2 server */
392         INTEL_VGA_DEVICE(0x0C06, &intel_haswell_m_info), /* SDV GT1 mobile */
393         INTEL_VGA_DEVICE(0x0C16, &intel_haswell_m_info), /* SDV GT2 mobile */
394         INTEL_VGA_DEVICE(0x0C26, &intel_haswell_m_info), /* SDV GT2 mobile */
395         INTEL_VGA_DEVICE(0x0A02, &intel_haswell_d_info), /* ULT GT1 desktop */
396         INTEL_VGA_DEVICE(0x0A12, &intel_haswell_d_info), /* ULT GT2 desktop */
397         INTEL_VGA_DEVICE(0x0A22, &intel_haswell_d_info), /* ULT GT2 desktop */
398         INTEL_VGA_DEVICE(0x0A0A, &intel_haswell_d_info), /* ULT GT1 server */
399         INTEL_VGA_DEVICE(0x0A1A, &intel_haswell_d_info), /* ULT GT2 server */
400         INTEL_VGA_DEVICE(0x0A2A, &intel_haswell_d_info), /* ULT GT2 server */
401         INTEL_VGA_DEVICE(0x0A06, &intel_haswell_m_info), /* ULT GT1 mobile */
402         INTEL_VGA_DEVICE(0x0A16, &intel_haswell_m_info), /* ULT GT2 mobile */
403         INTEL_VGA_DEVICE(0x0A26, &intel_haswell_m_info), /* ULT GT2 mobile */
404         INTEL_VGA_DEVICE(0x0D02, &intel_haswell_d_info), /* CRW GT1 desktop */
405         INTEL_VGA_DEVICE(0x0D12, &intel_haswell_d_info), /* CRW GT2 desktop */
406         INTEL_VGA_DEVICE(0x0D22, &intel_haswell_d_info), /* CRW GT2 desktop */
407         INTEL_VGA_DEVICE(0x0D0A, &intel_haswell_d_info), /* CRW GT1 server */
408         INTEL_VGA_DEVICE(0x0D1A, &intel_haswell_d_info), /* CRW GT2 server */
409         INTEL_VGA_DEVICE(0x0D2A, &intel_haswell_d_info), /* CRW GT2 server */
410         INTEL_VGA_DEVICE(0x0D06, &intel_haswell_m_info), /* CRW GT1 mobile */
411         INTEL_VGA_DEVICE(0x0D16, &intel_haswell_m_info), /* CRW GT2 mobile */
412         INTEL_VGA_DEVICE(0x0D26, &intel_haswell_m_info), /* CRW GT2 mobile */
413         INTEL_VGA_DEVICE(0x0f30, &intel_valleyview_m_info),
414         INTEL_VGA_DEVICE(0x0f31, &intel_valleyview_m_info),
415         INTEL_VGA_DEVICE(0x0f32, &intel_valleyview_m_info),
416         INTEL_VGA_DEVICE(0x0f33, &intel_valleyview_m_info),
417         INTEL_VGA_DEVICE(0x0157, &intel_valleyview_m_info),
418         INTEL_VGA_DEVICE(0x0155, &intel_valleyview_d_info),
419         {0, 0, 0}
420 };
421
422 #if defined(CONFIG_DRM_I915_KMS)
423 MODULE_DEVICE_TABLE(pci, pciidlist);
424 #endif
425
426 void intel_detect_pch(struct drm_device *dev)
427 {
428         struct drm_i915_private *dev_priv = dev->dev_private;
429         struct pci_dev *pch;
430
431         /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
432          * (which really amounts to a PCH but no South Display).
433          */
434         if (INTEL_INFO(dev)->num_pipes == 0) {
435                 dev_priv->pch_type = PCH_NOP;
436                 dev_priv->num_pch_pll = 0;
437                 return;
438         }
439
440         /*
441          * The reason to probe ISA bridge instead of Dev31:Fun0 is to
442          * make graphics device passthrough work easy for VMM, that only
443          * need to expose ISA bridge to let driver know the real hardware
444          * underneath. This is a requirement from virtualization team.
445          */
446         pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
447         if (pch) {
448                 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
449                         unsigned short id;
450                         id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
451                         dev_priv->pch_id = id;
452
453                         if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
454                                 dev_priv->pch_type = PCH_IBX;
455                                 dev_priv->num_pch_pll = 2;
456                                 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
457                                 WARN_ON(!IS_GEN5(dev));
458                         } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
459                                 dev_priv->pch_type = PCH_CPT;
460                                 dev_priv->num_pch_pll = 2;
461                                 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
462                                 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
463                         } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
464                                 /* PantherPoint is CPT compatible */
465                                 dev_priv->pch_type = PCH_CPT;
466                                 dev_priv->num_pch_pll = 2;
467                                 DRM_DEBUG_KMS("Found PatherPoint PCH\n");
468                                 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
469                         } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
470                                 dev_priv->pch_type = PCH_LPT;
471                                 dev_priv->num_pch_pll = 0;
472                                 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
473                                 WARN_ON(!IS_HASWELL(dev));
474                                 WARN_ON(IS_ULT(dev));
475                         } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
476                                 dev_priv->pch_type = PCH_LPT;
477                                 dev_priv->num_pch_pll = 0;
478                                 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
479                                 WARN_ON(!IS_HASWELL(dev));
480                                 WARN_ON(!IS_ULT(dev));
481                         }
482                         BUG_ON(dev_priv->num_pch_pll > I915_NUM_PLLS);
483                 }
484                 pci_dev_put(pch);
485         }
486 }
487
488 bool i915_semaphore_is_enabled(struct drm_device *dev)
489 {
490         if (INTEL_INFO(dev)->gen < 6)
491                 return 0;
492
493         if (i915_semaphores >= 0)
494                 return i915_semaphores;
495
496 #ifdef CONFIG_INTEL_IOMMU
497         /* Enable semaphores on SNB when IO remapping is off */
498         if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
499                 return false;
500 #endif
501
502         return 1;
503 }
504
505 static int i915_drm_freeze(struct drm_device *dev)
506 {
507         struct drm_i915_private *dev_priv = dev->dev_private;
508         struct drm_crtc *crtc;
509
510         /* ignore lid events during suspend */
511         mutex_lock(&dev_priv->modeset_restore_lock);
512         dev_priv->modeset_restore = MODESET_SUSPENDED;
513         mutex_unlock(&dev_priv->modeset_restore_lock);
514
515         intel_set_power_well(dev, true);
516
517         drm_kms_helper_poll_disable(dev);
518
519         pci_save_state(dev->pdev);
520
521         /* If KMS is active, we do the leavevt stuff here */
522         if (drm_core_check_feature(dev, DRIVER_MODESET)) {
523                 int error = i915_gem_idle(dev);
524                 if (error) {
525                         dev_err(&dev->pdev->dev,
526                                 "GEM idle failed, resume might fail\n");
527                         return error;
528                 }
529
530                 cancel_delayed_work_sync(&dev_priv->rps.delayed_resume_work);
531
532                 drm_irq_uninstall(dev);
533                 dev_priv->enable_hotplug_processing = false;
534                 /*
535                  * Disable CRTCs directly since we want to preserve sw state
536                  * for _thaw.
537                  */
538                 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
539                         dev_priv->display.crtc_disable(crtc);
540
541                 intel_modeset_suspend_hw(dev);
542         }
543
544         i915_save_state(dev);
545
546         intel_opregion_fini(dev);
547
548         console_lock();
549         intel_fbdev_set_suspend(dev, 1);
550         console_unlock();
551
552         return 0;
553 }
554
555 int i915_suspend(struct drm_device *dev, pm_message_t state)
556 {
557         int error;
558
559         if (!dev || !dev->dev_private) {
560                 DRM_ERROR("dev: %p\n", dev);
561                 DRM_ERROR("DRM not initialized, aborting suspend.\n");
562                 return -ENODEV;
563         }
564
565         if (state.event == PM_EVENT_PRETHAW)
566                 return 0;
567
568
569         if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
570                 return 0;
571
572         error = i915_drm_freeze(dev);
573         if (error)
574                 return error;
575
576         if (state.event == PM_EVENT_SUSPEND) {
577                 /* Shut down the device */
578                 pci_disable_device(dev->pdev);
579                 pci_set_power_state(dev->pdev, PCI_D3hot);
580         }
581
582         return 0;
583 }
584
585 void intel_console_resume(struct work_struct *work)
586 {
587         struct drm_i915_private *dev_priv =
588                 container_of(work, struct drm_i915_private,
589                              console_resume_work);
590         struct drm_device *dev = dev_priv->dev;
591
592         console_lock();
593         intel_fbdev_set_suspend(dev, 0);
594         console_unlock();
595 }
596
597 static void intel_resume_hotplug(struct drm_device *dev)
598 {
599         struct drm_mode_config *mode_config = &dev->mode_config;
600         struct intel_encoder *encoder;
601
602         mutex_lock(&mode_config->mutex);
603         DRM_DEBUG_KMS("running encoder hotplug functions\n");
604
605         list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
606                 if (encoder->hot_plug)
607                         encoder->hot_plug(encoder);
608
609         mutex_unlock(&mode_config->mutex);
610
611         /* Just fire off a uevent and let userspace tell us what to do */
612         drm_helper_hpd_irq_event(dev);
613 }
614
615 static int __i915_drm_thaw(struct drm_device *dev)
616 {
617         struct drm_i915_private *dev_priv = dev->dev_private;
618         int error = 0;
619
620         i915_restore_state(dev);
621         intel_opregion_setup(dev);
622
623         /* KMS EnterVT equivalent */
624         if (drm_core_check_feature(dev, DRIVER_MODESET)) {
625                 intel_init_pch_refclk(dev);
626
627                 mutex_lock(&dev->struct_mutex);
628                 dev_priv->mm.suspended = 0;
629
630                 error = i915_gem_init_hw(dev);
631                 mutex_unlock(&dev->struct_mutex);
632
633                 /* We need working interrupts for modeset enabling ... */
634                 drm_irq_install(dev);
635
636                 intel_modeset_init_hw(dev);
637
638                 drm_modeset_lock_all(dev);
639                 intel_modeset_setup_hw_state(dev, true);
640                 drm_modeset_unlock_all(dev);
641
642                 /*
643                  * ... but also need to make sure that hotplug processing
644                  * doesn't cause havoc. Like in the driver load code we don't
645                  * bother with the tiny race here where we might loose hotplug
646                  * notifications.
647                  * */
648                 intel_hpd_init(dev);
649                 dev_priv->enable_hotplug_processing = true;
650                 /* Config may have changed between suspend and resume */
651                 intel_resume_hotplug(dev);
652         }
653
654         intel_opregion_init(dev);
655
656         /*
657          * The console lock can be pretty contented on resume due
658          * to all the printk activity.  Try to keep it out of the hot
659          * path of resume if possible.
660          */
661         if (console_trylock()) {
662                 intel_fbdev_set_suspend(dev, 0);
663                 console_unlock();
664         } else {
665                 schedule_work(&dev_priv->console_resume_work);
666         }
667
668         mutex_lock(&dev_priv->modeset_restore_lock);
669         dev_priv->modeset_restore = MODESET_DONE;
670         mutex_unlock(&dev_priv->modeset_restore_lock);
671         return error;
672 }
673
674 static int i915_drm_thaw(struct drm_device *dev)
675 {
676         int error = 0;
677
678         intel_gt_reset(dev);
679
680         if (drm_core_check_feature(dev, DRIVER_MODESET)) {
681                 mutex_lock(&dev->struct_mutex);
682                 i915_gem_restore_gtt_mappings(dev);
683                 mutex_unlock(&dev->struct_mutex);
684         }
685
686         __i915_drm_thaw(dev);
687
688         return error;
689 }
690
691 int i915_resume(struct drm_device *dev)
692 {
693         struct drm_i915_private *dev_priv = dev->dev_private;
694         int ret;
695
696         if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
697                 return 0;
698
699         if (pci_enable_device(dev->pdev))
700                 return -EIO;
701
702         pci_set_master(dev->pdev);
703
704         intel_gt_reset(dev);
705
706         /*
707          * Platforms with opregion should have sane BIOS, older ones (gen3 and
708          * earlier) need this since the BIOS might clear all our scratch PTEs.
709          */
710         if (drm_core_check_feature(dev, DRIVER_MODESET) &&
711             !dev_priv->opregion.header) {
712                 mutex_lock(&dev->struct_mutex);
713                 i915_gem_restore_gtt_mappings(dev);
714                 mutex_unlock(&dev->struct_mutex);
715         }
716
717         ret = __i915_drm_thaw(dev);
718         if (ret)
719                 return ret;
720
721         drm_kms_helper_poll_enable(dev);
722         return 0;
723 }
724
725 static int i8xx_do_reset(struct drm_device *dev)
726 {
727         struct drm_i915_private *dev_priv = dev->dev_private;
728
729         if (IS_I85X(dev))
730                 return -ENODEV;
731
732         I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
733         POSTING_READ(D_STATE);
734
735         if (IS_I830(dev) || IS_845G(dev)) {
736                 I915_WRITE(DEBUG_RESET_I830,
737                            DEBUG_RESET_DISPLAY |
738                            DEBUG_RESET_RENDER |
739                            DEBUG_RESET_FULL);
740                 POSTING_READ(DEBUG_RESET_I830);
741                 msleep(1);
742
743                 I915_WRITE(DEBUG_RESET_I830, 0);
744                 POSTING_READ(DEBUG_RESET_I830);
745         }
746
747         msleep(1);
748
749         I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
750         POSTING_READ(D_STATE);
751
752         return 0;
753 }
754
755 static int i965_reset_complete(struct drm_device *dev)
756 {
757         u8 gdrst;
758         pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
759         return (gdrst & GRDOM_RESET_ENABLE) == 0;
760 }
761
762 static int i965_do_reset(struct drm_device *dev)
763 {
764         int ret;
765         u8 gdrst;
766
767         /*
768          * Set the domains we want to reset (GRDOM/bits 2 and 3) as
769          * well as the reset bit (GR/bit 0).  Setting the GR bit
770          * triggers the reset; when done, the hardware will clear it.
771          */
772         pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
773         pci_write_config_byte(dev->pdev, I965_GDRST,
774                               gdrst | GRDOM_RENDER |
775                               GRDOM_RESET_ENABLE);
776         ret =  wait_for(i965_reset_complete(dev), 500);
777         if (ret)
778                 return ret;
779
780         /* We can't reset render&media without also resetting display ... */
781         pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
782         pci_write_config_byte(dev->pdev, I965_GDRST,
783                               gdrst | GRDOM_MEDIA |
784                               GRDOM_RESET_ENABLE);
785
786         return wait_for(i965_reset_complete(dev), 500);
787 }
788
789 static int ironlake_do_reset(struct drm_device *dev)
790 {
791         struct drm_i915_private *dev_priv = dev->dev_private;
792         u32 gdrst;
793         int ret;
794
795         gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
796         gdrst &= ~GRDOM_MASK;
797         I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
798                    gdrst | GRDOM_RENDER | GRDOM_RESET_ENABLE);
799         ret = wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
800         if (ret)
801                 return ret;
802
803         /* We can't reset render&media without also resetting display ... */
804         gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
805         gdrst &= ~GRDOM_MASK;
806         I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
807                    gdrst | GRDOM_MEDIA | GRDOM_RESET_ENABLE);
808         return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
809 }
810
811 static int gen6_do_reset(struct drm_device *dev)
812 {
813         struct drm_i915_private *dev_priv = dev->dev_private;
814         int     ret;
815         unsigned long irqflags;
816
817         /* Hold gt_lock across reset to prevent any register access
818          * with forcewake not set correctly
819          */
820         spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
821
822         /* Reset the chip */
823
824         /* GEN6_GDRST is not in the gt power well, no need to check
825          * for fifo space for the write or forcewake the chip for
826          * the read
827          */
828         I915_WRITE_NOTRACE(GEN6_GDRST, GEN6_GRDOM_FULL);
829
830         /* Spin waiting for the device to ack the reset request */
831         ret = wait_for((I915_READ_NOTRACE(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
832
833         /* If reset with a user forcewake, try to restore, otherwise turn it off */
834         if (dev_priv->forcewake_count)
835                 dev_priv->gt.force_wake_get(dev_priv);
836         else
837                 dev_priv->gt.force_wake_put(dev_priv);
838
839         /* Restore fifo count */
840         dev_priv->gt_fifo_count = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
841
842         spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
843         return ret;
844 }
845
846 int intel_gpu_reset(struct drm_device *dev)
847 {
848         switch (INTEL_INFO(dev)->gen) {
849         case 7:
850         case 6: return gen6_do_reset(dev);
851         case 5: return ironlake_do_reset(dev);
852         case 4: return i965_do_reset(dev);
853         case 2: return i8xx_do_reset(dev);
854         default: return -ENODEV;
855         }
856 }
857
858 /**
859  * i915_reset - reset chip after a hang
860  * @dev: drm device to reset
861  *
862  * Reset the chip.  Useful if a hang is detected. Returns zero on successful
863  * reset or otherwise an error code.
864  *
865  * Procedure is fairly simple:
866  *   - reset the chip using the reset reg
867  *   - re-init context state
868  *   - re-init hardware status page
869  *   - re-init ring buffer
870  *   - re-init interrupt state
871  *   - re-init display
872  */
873 int i915_reset(struct drm_device *dev)
874 {
875         drm_i915_private_t *dev_priv = dev->dev_private;
876         bool simulated;
877         int ret;
878
879         if (!i915_try_reset)
880                 return 0;
881
882         mutex_lock(&dev->struct_mutex);
883
884         i915_gem_reset(dev);
885
886         simulated = dev_priv->gpu_error.stop_rings != 0;
887
888         if (!simulated && get_seconds() - dev_priv->gpu_error.last_reset < 5) {
889                 DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
890                 ret = -ENODEV;
891         } else {
892                 ret = intel_gpu_reset(dev);
893
894                 /* Also reset the gpu hangman. */
895                 if (simulated) {
896                         DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
897                         dev_priv->gpu_error.stop_rings = 0;
898                         if (ret == -ENODEV) {
899                                 DRM_ERROR("Reset not implemented, but ignoring "
900                                           "error for simulated gpu hangs\n");
901                                 ret = 0;
902                         }
903                 } else
904                         dev_priv->gpu_error.last_reset = get_seconds();
905         }
906         if (ret) {
907                 DRM_ERROR("Failed to reset chip.\n");
908                 mutex_unlock(&dev->struct_mutex);
909                 return ret;
910         }
911
912         /* Ok, now get things going again... */
913
914         /*
915          * Everything depends on having the GTT running, so we need to start
916          * there.  Fortunately we don't need to do this unless we reset the
917          * chip at a PCI level.
918          *
919          * Next we need to restore the context, but we don't use those
920          * yet either...
921          *
922          * Ring buffer needs to be re-initialized in the KMS case, or if X
923          * was running at the time of the reset (i.e. we weren't VT
924          * switched away).
925          */
926         if (drm_core_check_feature(dev, DRIVER_MODESET) ||
927                         !dev_priv->mm.suspended) {
928                 struct intel_ring_buffer *ring;
929                 int i;
930
931                 dev_priv->mm.suspended = 0;
932
933                 i915_gem_init_swizzling(dev);
934
935                 for_each_ring(ring, dev_priv, i)
936                         ring->init(ring);
937
938                 i915_gem_context_init(dev);
939                 if (dev_priv->mm.aliasing_ppgtt) {
940                         ret = dev_priv->mm.aliasing_ppgtt->enable(dev);
941                         if (ret)
942                                 i915_gem_cleanup_aliasing_ppgtt(dev);
943                 }
944
945                 /*
946                  * It would make sense to re-init all the other hw state, at
947                  * least the rps/rc6/emon init done within modeset_init_hw. For
948                  * some unknown reason, this blows up my ilk, so don't.
949                  */
950
951                 mutex_unlock(&dev->struct_mutex);
952
953                 drm_irq_uninstall(dev);
954                 drm_irq_install(dev);
955                 intel_hpd_init(dev);
956         } else {
957                 mutex_unlock(&dev->struct_mutex);
958         }
959
960         return 0;
961 }
962
963 static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
964 {
965         struct intel_device_info *intel_info =
966                 (struct intel_device_info *) ent->driver_data;
967
968         /* Only bind to function 0 of the device. Early generations
969          * used function 1 as a placeholder for multi-head. This causes
970          * us confusion instead, especially on the systems where both
971          * functions have the same PCI-ID!
972          */
973         if (PCI_FUNC(pdev->devfn))
974                 return -ENODEV;
975
976         /* We've managed to ship a kms-enabled ddx that shipped with an XvMC
977          * implementation for gen3 (and only gen3) that used legacy drm maps
978          * (gasp!) to share buffers between X and the client. Hence we need to
979          * keep around the fake agp stuff for gen3, even when kms is enabled. */
980         if (intel_info->gen != 3) {
981                 driver.driver_features &=
982                         ~(DRIVER_USE_AGP | DRIVER_REQUIRE_AGP);
983         } else if (!intel_agp_enabled) {
984                 DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
985                 return -ENODEV;
986         }
987
988         return drm_get_pci_dev(pdev, ent, &driver);
989 }
990
991 static void
992 i915_pci_remove(struct pci_dev *pdev)
993 {
994         struct drm_device *dev = pci_get_drvdata(pdev);
995
996         drm_put_dev(dev);
997 }
998
999 static int i915_pm_suspend(struct device *dev)
1000 {
1001         struct pci_dev *pdev = to_pci_dev(dev);
1002         struct drm_device *drm_dev = pci_get_drvdata(pdev);
1003         int error;
1004
1005         if (!drm_dev || !drm_dev->dev_private) {
1006                 dev_err(dev, "DRM not initialized, aborting suspend.\n");
1007                 return -ENODEV;
1008         }
1009
1010         if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1011                 return 0;
1012
1013         error = i915_drm_freeze(drm_dev);
1014         if (error)
1015                 return error;
1016
1017         pci_disable_device(pdev);
1018         pci_set_power_state(pdev, PCI_D3hot);
1019
1020         return 0;
1021 }
1022
1023 static int i915_pm_resume(struct device *dev)
1024 {
1025         struct pci_dev *pdev = to_pci_dev(dev);
1026         struct drm_device *drm_dev = pci_get_drvdata(pdev);
1027
1028         return i915_resume(drm_dev);
1029 }
1030
1031 static int i915_pm_freeze(struct device *dev)
1032 {
1033         struct pci_dev *pdev = to_pci_dev(dev);
1034         struct drm_device *drm_dev = pci_get_drvdata(pdev);
1035
1036         if (!drm_dev || !drm_dev->dev_private) {
1037                 dev_err(dev, "DRM not initialized, aborting suspend.\n");
1038                 return -ENODEV;
1039         }
1040
1041         return i915_drm_freeze(drm_dev);
1042 }
1043
1044 static int i915_pm_thaw(struct device *dev)
1045 {
1046         struct pci_dev *pdev = to_pci_dev(dev);
1047         struct drm_device *drm_dev = pci_get_drvdata(pdev);
1048
1049         return i915_drm_thaw(drm_dev);
1050 }
1051
1052 static int i915_pm_poweroff(struct device *dev)
1053 {
1054         struct pci_dev *pdev = to_pci_dev(dev);
1055         struct drm_device *drm_dev = pci_get_drvdata(pdev);
1056
1057         return i915_drm_freeze(drm_dev);
1058 }
1059
1060 static const struct dev_pm_ops i915_pm_ops = {
1061         .suspend = i915_pm_suspend,
1062         .resume = i915_pm_resume,
1063         .freeze = i915_pm_freeze,
1064         .thaw = i915_pm_thaw,
1065         .poweroff = i915_pm_poweroff,
1066         .restore = i915_pm_resume,
1067 };
1068
1069 static const struct vm_operations_struct i915_gem_vm_ops = {
1070         .fault = i915_gem_fault,
1071         .open = drm_gem_vm_open,
1072         .close = drm_gem_vm_close,
1073 };
1074
1075 static const struct file_operations i915_driver_fops = {
1076         .owner = THIS_MODULE,
1077         .open = drm_open,
1078         .release = drm_release,
1079         .unlocked_ioctl = drm_ioctl,
1080         .mmap = drm_gem_mmap,
1081         .poll = drm_poll,
1082         .fasync = drm_fasync,
1083         .read = drm_read,
1084 #ifdef CONFIG_COMPAT
1085         .compat_ioctl = i915_compat_ioctl,
1086 #endif
1087         .llseek = noop_llseek,
1088 };
1089
1090 static struct drm_driver driver = {
1091         /* Don't use MTRRs here; the Xserver or userspace app should
1092          * deal with them for Intel hardware.
1093          */
1094         .driver_features =
1095             DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
1096             DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME,
1097         .load = i915_driver_load,
1098         .unload = i915_driver_unload,
1099         .open = i915_driver_open,
1100         .lastclose = i915_driver_lastclose,
1101         .preclose = i915_driver_preclose,
1102         .postclose = i915_driver_postclose,
1103
1104         /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
1105         .suspend = i915_suspend,
1106         .resume = i915_resume,
1107
1108         .device_is_agp = i915_driver_device_is_agp,
1109         .master_create = i915_master_create,
1110         .master_destroy = i915_master_destroy,
1111 #if defined(CONFIG_DEBUG_FS)
1112         .debugfs_init = i915_debugfs_init,
1113         .debugfs_cleanup = i915_debugfs_cleanup,
1114 #endif
1115         .gem_init_object = i915_gem_init_object,
1116         .gem_free_object = i915_gem_free_object,
1117         .gem_vm_ops = &i915_gem_vm_ops,
1118
1119         .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1120         .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1121         .gem_prime_export = i915_gem_prime_export,
1122         .gem_prime_import = i915_gem_prime_import,
1123
1124         .dumb_create = i915_gem_dumb_create,
1125         .dumb_map_offset = i915_gem_mmap_gtt,
1126         .dumb_destroy = i915_gem_dumb_destroy,
1127         .ioctls = i915_ioctls,
1128         .fops = &i915_driver_fops,
1129         .name = DRIVER_NAME,
1130         .desc = DRIVER_DESC,
1131         .date = DRIVER_DATE,
1132         .major = DRIVER_MAJOR,
1133         .minor = DRIVER_MINOR,
1134         .patchlevel = DRIVER_PATCHLEVEL,
1135 };
1136
1137 static struct pci_driver i915_pci_driver = {
1138         .name = DRIVER_NAME,
1139         .id_table = pciidlist,
1140         .probe = i915_pci_probe,
1141         .remove = i915_pci_remove,
1142         .driver.pm = &i915_pm_ops,
1143 };
1144
1145 static int __init i915_init(void)
1146 {
1147         driver.num_ioctls = i915_max_ioctl;
1148
1149         /*
1150          * If CONFIG_DRM_I915_KMS is set, default to KMS unless
1151          * explicitly disabled with the module pararmeter.
1152          *
1153          * Otherwise, just follow the parameter (defaulting to off).
1154          *
1155          * Allow optional vga_text_mode_force boot option to override
1156          * the default behavior.
1157          */
1158 #if defined(CONFIG_DRM_I915_KMS)
1159         if (i915_modeset != 0)
1160                 driver.driver_features |= DRIVER_MODESET;
1161 #endif
1162         if (i915_modeset == 1)
1163                 driver.driver_features |= DRIVER_MODESET;
1164
1165 #ifdef CONFIG_VGA_CONSOLE
1166         if (vgacon_text_force() && i915_modeset == -1)
1167                 driver.driver_features &= ~DRIVER_MODESET;
1168 #endif
1169
1170         if (!(driver.driver_features & DRIVER_MODESET))
1171                 driver.get_vblank_timestamp = NULL;
1172
1173         return drm_pci_init(&driver, &i915_pci_driver);
1174 }
1175
1176 static void __exit i915_exit(void)
1177 {
1178         drm_pci_exit(&driver, &i915_pci_driver);
1179 }
1180
1181 module_init(i915_init);
1182 module_exit(i915_exit);
1183
1184 MODULE_AUTHOR(DRIVER_AUTHOR);
1185 MODULE_DESCRIPTION(DRIVER_DESC);
1186 MODULE_LICENSE("GPL and additional rights");
1187
1188 /* We give fast paths for the really cool registers */
1189 #define NEEDS_FORCE_WAKE(dev_priv, reg) \
1190         ((HAS_FORCE_WAKE((dev_priv)->dev)) && \
1191          ((reg) < 0x40000) &&            \
1192          ((reg) != FORCEWAKE))
1193 static void
1194 ilk_dummy_write(struct drm_i915_private *dev_priv)
1195 {
1196         /* WaIssueDummyWriteToWakeupFromRC6:ilk Issue a dummy write to wake up
1197          * the chip from rc6 before touching it for real. MI_MODE is masked,
1198          * hence harmless to write 0 into. */
1199         I915_WRITE_NOTRACE(MI_MODE, 0);
1200 }
1201
1202 static void
1203 hsw_unclaimed_reg_clear(struct drm_i915_private *dev_priv, u32 reg)
1204 {
1205         if (HAS_FPGA_DBG_UNCLAIMED(dev_priv->dev) &&
1206             (I915_READ_NOTRACE(FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) {
1207                 DRM_ERROR("Unknown unclaimed register before writing to %x\n",
1208                           reg);
1209                 I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
1210         }
1211 }
1212
1213 static void
1214 hsw_unclaimed_reg_check(struct drm_i915_private *dev_priv, u32 reg)
1215 {
1216         if (HAS_FPGA_DBG_UNCLAIMED(dev_priv->dev) &&
1217             (I915_READ_NOTRACE(FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) {
1218                 DRM_ERROR("Unclaimed write to %x\n", reg);
1219                 I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
1220         }
1221 }
1222
1223 #define __i915_read(x, y) \
1224 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
1225         u##x val = 0; \
1226         if (IS_GEN5(dev_priv->dev)) \
1227                 ilk_dummy_write(dev_priv); \
1228         if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
1229                 unsigned long irqflags; \
1230                 spin_lock_irqsave(&dev_priv->gt_lock, irqflags); \
1231                 if (dev_priv->forcewake_count == 0) \
1232                         dev_priv->gt.force_wake_get(dev_priv); \
1233                 val = read##y(dev_priv->regs + reg); \
1234                 if (dev_priv->forcewake_count == 0) \
1235                         dev_priv->gt.force_wake_put(dev_priv); \
1236                 spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags); \
1237         } else { \
1238                 val = read##y(dev_priv->regs + reg); \
1239         } \
1240         trace_i915_reg_rw(false, reg, val, sizeof(val)); \
1241         return val; \
1242 }
1243
1244 __i915_read(8, b)
1245 __i915_read(16, w)
1246 __i915_read(32, l)
1247 __i915_read(64, q)
1248 #undef __i915_read
1249
1250 #define __i915_write(x, y) \
1251 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
1252         u32 __fifo_ret = 0; \
1253         trace_i915_reg_rw(true, reg, val, sizeof(val)); \
1254         if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
1255                 __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
1256         } \
1257         if (IS_GEN5(dev_priv->dev)) \
1258                 ilk_dummy_write(dev_priv); \
1259         hsw_unclaimed_reg_clear(dev_priv, reg); \
1260         write##y(val, dev_priv->regs + reg); \
1261         if (unlikely(__fifo_ret)) { \
1262                 gen6_gt_check_fifodbg(dev_priv); \
1263         } \
1264         hsw_unclaimed_reg_check(dev_priv, reg); \
1265 }
1266 __i915_write(8, b)
1267 __i915_write(16, w)
1268 __i915_write(32, l)
1269 __i915_write(64, q)
1270 #undef __i915_write
1271
1272 static const struct register_whitelist {
1273         uint64_t offset;
1274         uint32_t size;
1275         uint32_t gen_bitmask; /* support gens, 0x10 for 4, 0x30 for 4 and 5, etc. */
1276 } whitelist[] = {
1277         { RING_TIMESTAMP(RENDER_RING_BASE), 8, 0xF0 },
1278 };
1279
1280 int i915_reg_read_ioctl(struct drm_device *dev,
1281                         void *data, struct drm_file *file)
1282 {
1283         struct drm_i915_private *dev_priv = dev->dev_private;
1284         struct drm_i915_reg_read *reg = data;
1285         struct register_whitelist const *entry = whitelist;
1286         int i;
1287
1288         for (i = 0; i < ARRAY_SIZE(whitelist); i++, entry++) {
1289                 if (entry->offset == reg->offset &&
1290                     (1 << INTEL_INFO(dev)->gen & entry->gen_bitmask))
1291                         break;
1292         }
1293
1294         if (i == ARRAY_SIZE(whitelist))
1295                 return -EINVAL;
1296
1297         switch (entry->size) {
1298         case 8:
1299                 reg->val = I915_READ64(reg->offset);
1300                 break;
1301         case 4:
1302                 reg->val = I915_READ(reg->offset);
1303                 break;
1304         case 2:
1305                 reg->val = I915_READ16(reg->offset);
1306                 break;
1307         case 1:
1308                 reg->val = I915_READ8(reg->offset);
1309                 break;
1310         default:
1311                 WARN_ON(1);
1312                 return -EINVAL;
1313         }
1314
1315         return 0;
1316 }