);
end component;
+ component adc_reader is
+ port (
+ clk: in std_logic; --input clk
+ adc_reset: in std_logic;
+ adc_miso: in std_logic; --spi master in slave out
+ adc_channels: out std_logic_vector (35 downto 0); --consistent data of 3 channels
+ adc_sclk: out std_logic; --spi clk
+ adc_scs: out std_logic; --spi slave select
+ adc_mosi: out std_logic --spi master out slave in
- type state_type is (f1,f2,f3,f4,f5,f6,f7,f8,f9,f10,f11,f12,f13,f14,r1,r2,r3,r4,r5,r6,r7,r8,r9,r10,r11,r12,r13,r14,f15,r15,reset,rst_wait);
- signal state : state_type;
+ );
+ end component;
- type channel_type is (ch0, ch1, ch2);
- signal adc_data: std_logic_vector(11 downto 0); --ADC income data
signal adc_reset : std_logic;
- signal adc_rst_old : std_logic_vector(1 downto 0);
- signal adc_address: std_logic_vector(8 downto 0);
signal adc_channels: std_logic_vector(35 downto 0);
signal spiclk_old: std_logic_vector(1 downto 0); --pro detekci hrany SPI hodin
signal clk_3M1: std_logic;
+
-- attribute syn_noprune of gpio2 : signal is true;
-- attribute syn_preserve of gpio2 : signal is true;
-- attribute syn_keep of gpio2 : signal is true;
match => pwm_match(i),
count => pwm_count,
-- outputs
- out_p => open,--pwm(i), --positive signal
- out_n => open--shdn(i) --reverse signal is in shutdown mode
+ out_p => pwm(i), --positive signal
+ out_n => shdn(i) --reverse signal is in shutdown mode
);
end generate;
clk_in => gpio_clk,
clk_out => clk_3M1
);
+
+ adc_reader_map: adc_reader
+ port map(
+ clk =>clk_3M1,
+ adc_reset => adc_reset,
+ adc_miso => adc_miso,
+ adc_channels => adc_channels,
+ adc_sclk => adc_sclk,
+ adc_scs => adc_scs,
+ adc_mosi => adc_mosi
+
+ );
rs485_dir <= '0';
- shdn(1) <= '1';
- shdn(2) <= '1';
- shdn(3) <= '1';
+ --shdn(1) <= '0';
+ --shdn(2) <= '1';
+ --shdn(3) <= '0';
- pwm(1) <= '0';
- pwm(2) <= '0';
- pwm(3) <= '0';
+ --pwm(1) <= '0';
+ --pwm(2) <= '0';
+ --pwm(3) <= '0';
process
begin
income_data_valid<='0';
dat_reg(95 downto 64) <= position(31 downto 0); --pozice
dat_reg(63 downto 61) <= hal_in(1 to 3); --halovy sondy
- dat_reg(60 downto 36) <= (others => '1'); --let the rest fill with ones
+ dat_reg(60 downto 58) <= pwm_en_p(1 to 3); --enable positive
+ dat_reg(57 downto 55) <= pwm_en_n(1 to 3); --shutdown
+ dat_reg(54 downto 49) <= pwm_match(1)(10 downto 5); --6 MSb of PWM1
+ dat_reg(48 downto 42) <= pwm_match(2)(10 downto 4); --7 MSb of PWM2
+ dat_reg(41 downto 36) <= pwm_match(3)(10 downto 5); --6 MSb of PWM3
dat_reg(35 downto 0) <= adc_channels(35 downto 0); --current mesurments
adc_reset<='0'; --remove reset flag, and wait on its rising edge
elsif (ce0_old = "01") then --rising edge of SS, we should read the data
- adc_reset<=dat_reg(95);
+ adc_reset<='1';
pwm_en_p(1 to 3)<=dat_reg(94 downto 92);
pwm_en_n(1 to 3)<=dat_reg(91 downto 89);
--11 bit pwm TODO: make it generic
pwm_match(1)(pwm_width-1 downto 0)<=dat_reg(34 downto 24);
- pwm_match(2)(pwm_width-1 downto 0)<=dat_reg(22 downto 12);
+ pwm_match(2)(pwm_width-1 downto 0)<=dat_reg(23 downto 13);
+ -- 12 + 11 Unused
pwm_match(3)(pwm_width-1 downto 0)<=dat_reg(10 downto 0);
income_data_valid<='1';
end if;
end process;
-
- process
- variable data_ready : std_logic;
- variable channel: channel_type;
- variable reset_re: std_logic:='0';
- variable reset_count: integer:=0;
- begin
- wait until (clk_3M1'event and clk_3M1='1');
-
- --reset rising edge detection
- adc_rst_old(0)<=adc_reset;
- adc_rst_old(1)<=adc_rst_old(0);
-
- if (adc_rst_old="01") then
- reset_re:='1';
- end if;
-
- case state is
- when reset=>
- reset_re:='0'; --clear reset flag
- adc_scs<='1'; --active-low SS
- adc_sclk<='0'; --lower clock
- data_ready:='0';
- --addresse are CH(A2,A1,A0): CH0:(0,0,1),CH1:(1,0,1),CH2:(0,1,0)
- adc_address<="001101010";
- channel:=ch0;
- adc_channels(35 downto 0)<=(others=>'1'); --for debug only - remove this line!
- adc_data(11 downto 0)<=(others=>'1');
- reset_count:=0;
- state<=rst_wait;
- when rst_wait=>
- if (reset_count<10) then
- reset_count:=reset_count+1;
- if (reset_count=7) then
- adc_scs<='0'; --give the adc some time to prepare before trensfer
- end if;
- else
- state<=f1;
- end if;
- when f1=> --1st 'fallin edge' - its not falling edge in any case-if rst clock is low before
- adc_sclk<='0'; --clk
- adc_mosi<='1'; --start bit
- state<=r1; --next state
- when r1=> --1st rising edge (adc gets the start bit, we get date..)
- adc_sclk<='1';
- adc_data(5)<=adc_miso;
- state<=f2;
- when f2=> --2nd falling edge
- adc_sclk<='0';
- adc_mosi<=adc_address(8); --A2 address
- state<=r2;
- when r2=> --2nd rising edge (adc gets A2 address)
- adc_sclk<='1';
- adc_data(4)<=adc_miso;
- state<=f3;
- when f3=> --3rd falling edge
- adc_sclk<='0';
- adc_mosi<=adc_address(7); --A1 address
- state<=r3;
- when r3=> --rising edge
- adc_sclk<='1';
- adc_data(3)<=adc_miso;
- state<=f4;
- when f4=> --4th falling edge
- adc_sclk<='0';
- adc_mosi<=adc_address(6); --A0 address
- --shift the addresses
- adc_address(8 downto 0)<=adc_address(5 downto 0) & adc_address(8 downto 6);
- state<=r4;
- when r4=> --rising edge
- adc_sclk<='1';
- adc_data(2)<=adc_miso;
- state<=f5;
- when f5=> --5th falling edge
- adc_sclk<='0';
- adc_mosi<='0'; --MODE (LOW -12bit)
- state<=r5;
- when r5=> --rising edge
- adc_sclk<='1';
- adc_data(1)<=adc_miso;
- state<=f6;
- when f6=> --6th falling edge
- adc_sclk<='0';
- adc_mosi<='1'; --SGL/DIF (HIGH - SGL=Single Ended)
- state<=r6;
- when r6=> --6th rising edge (we read last bit of conversion, adc gets SGL/DIF)
- adc_sclk<='1';
- adc_data(0)<=adc_miso;
- state<=f7;
- when f7=> -- 7th falling edge
- adc_sclk<='0';
- adc_mosi<='0'; --PD1 (power down - PD1=PD0=0 -> power down between conversion)
- state<=r7;
- when r7=> --7th rising edge, data ready
- adc_sclk<='1';
- if (data_ready='1') then
- case channel is
- when ch0=>
- adc_channels(35 downto 24)<=adc_data(11 downto 0);
- --adc_channels(35 downto 24)<=(others=>'0');
- channel:=ch1;
- when ch1=>
- adc_channels(23 downto 12)<=adc_data(11 downto 0);
- --adc_channels(23 downto 12)<=(others=>'1');
- channel:=ch2;
- when ch2=>
- adc_channels(11 downto 0)<=adc_data(11 downto 0);
- --adc_channels(11 downto 0)<=(others=>'0');
- channel:=ch0;
- end case;
- end if;
- data_ready:='1';
- state<=f8;
- when f8=> --8th falling edge
- adc_sclk<='0';
- adc_mosi<='0'; --PD0
- state<=r8;
- when r8=> --8th rising edge (adc gets PD0)
- adc_sclk<='1';
- state<=f9;
- when f9=> --9th falling edge busy state between conversion (we write nothing)
- adc_sclk<='0';
- state<=r9;
- when r9=> --9th rising edge (we nor ads get nothing)
- adc_sclk<='1';
- state<=f10;
- when f10=> --10th falling edge
- adc_sclk<='0';
- state<=r10;
- when r10=> --10th rising edge (we read 1. bit of conversion)
- adc_sclk<='1';
- adc_data(11)<=adc_miso;
- state<=f11;
- when f11=>
- adc_sclk<='0';
- state<=r11;
- when r11=> --11th rising edge
- adc_sclk<='1';
- adc_data(10)<=adc_miso;
- state<=f12;
- when f12=>
- adc_sclk<='0';
- state<=r12;
- when r12=> --12th rising edge
- adc_sclk<='1';
- adc_data(9)<=adc_miso;
- state<=f13;
- when f13=>
- adc_sclk<='0';
- state<=r13;
- when r13=> --13th rising edge
- adc_sclk<='1';
- adc_data(8)<=adc_miso;
- state<=f14;
- when f14=>
- adc_sclk<='0';
- state<=r14;
- when r14=> --14th rising edge
- adc_sclk<='1';
- adc_data(7)<=adc_miso;
- state<=f15;
- when f15=>
- adc_sclk<='0';
- --for rising edge detection in next cycle
- state<=r15;
- when r15=> --15th rising edge
- adc_sclk<='1';
- adc_data(6)<=adc_miso;
- if (reset_re='1') then --we check rising edge of reset
- state<=reset;
- else
- state<=f1;
- end if;
- end case;
- end process;
-
-
end behavioral;