]> rtime.felk.cvut.cz Git - can-eth-gw-linux.git/blob - arch/arm/mach-at91/at91sam9263.c
mm/bootmem.c: remove unused wrapper function reserve_bootmem_generic()
[can-eth-gw-linux.git] / arch / arm / mach-at91 / at91sam9263.c
1 /*
2  * arch/arm/mach-at91/at91sam9263.c
3  *
4  *  Copyright (C) 2007 Atmel Corporation.
5  *
6  * This program is free software; you can redistribute it and/or modify
7  * it under the terms of the GNU General Public License as published by
8  * the Free Software Foundation; either version 2 of the License, or
9  * (at your option) any later version.
10  *
11  */
12
13 #include <linux/module.h>
14
15 #include <asm/proc-fns.h>
16 #include <asm/irq.h>
17 #include <asm/mach/arch.h>
18 #include <asm/mach/map.h>
19 #include <asm/system_misc.h>
20 #include <mach/at91sam9263.h>
21 #include <mach/at91_pmc.h>
22
23 #include "at91_aic.h"
24 #include "at91_rstc.h"
25 #include "soc.h"
26 #include "generic.h"
27 #include "clock.h"
28 #include "sam9_smc.h"
29
30 /* --------------------------------------------------------------------
31  *  Clocks
32  * -------------------------------------------------------------------- */
33
34 /*
35  * The peripheral clocks.
36  */
37 static struct clk pioA_clk = {
38         .name           = "pioA_clk",
39         .pmc_mask       = 1 << AT91SAM9263_ID_PIOA,
40         .type           = CLK_TYPE_PERIPHERAL,
41 };
42 static struct clk pioB_clk = {
43         .name           = "pioB_clk",
44         .pmc_mask       = 1 << AT91SAM9263_ID_PIOB,
45         .type           = CLK_TYPE_PERIPHERAL,
46 };
47 static struct clk pioCDE_clk = {
48         .name           = "pioCDE_clk",
49         .pmc_mask       = 1 << AT91SAM9263_ID_PIOCDE,
50         .type           = CLK_TYPE_PERIPHERAL,
51 };
52 static struct clk usart0_clk = {
53         .name           = "usart0_clk",
54         .pmc_mask       = 1 << AT91SAM9263_ID_US0,
55         .type           = CLK_TYPE_PERIPHERAL,
56 };
57 static struct clk usart1_clk = {
58         .name           = "usart1_clk",
59         .pmc_mask       = 1 << AT91SAM9263_ID_US1,
60         .type           = CLK_TYPE_PERIPHERAL,
61 };
62 static struct clk usart2_clk = {
63         .name           = "usart2_clk",
64         .pmc_mask       = 1 << AT91SAM9263_ID_US2,
65         .type           = CLK_TYPE_PERIPHERAL,
66 };
67 static struct clk mmc0_clk = {
68         .name           = "mci0_clk",
69         .pmc_mask       = 1 << AT91SAM9263_ID_MCI0,
70         .type           = CLK_TYPE_PERIPHERAL,
71 };
72 static struct clk mmc1_clk = {
73         .name           = "mci1_clk",
74         .pmc_mask       = 1 << AT91SAM9263_ID_MCI1,
75         .type           = CLK_TYPE_PERIPHERAL,
76 };
77 static struct clk can_clk = {
78         .name           = "can_clk",
79         .pmc_mask       = 1 << AT91SAM9263_ID_CAN,
80         .type           = CLK_TYPE_PERIPHERAL,
81 };
82 static struct clk twi_clk = {
83         .name           = "twi_clk",
84         .pmc_mask       = 1 << AT91SAM9263_ID_TWI,
85         .type           = CLK_TYPE_PERIPHERAL,
86 };
87 static struct clk spi0_clk = {
88         .name           = "spi0_clk",
89         .pmc_mask       = 1 << AT91SAM9263_ID_SPI0,
90         .type           = CLK_TYPE_PERIPHERAL,
91 };
92 static struct clk spi1_clk = {
93         .name           = "spi1_clk",
94         .pmc_mask       = 1 << AT91SAM9263_ID_SPI1,
95         .type           = CLK_TYPE_PERIPHERAL,
96 };
97 static struct clk ssc0_clk = {
98         .name           = "ssc0_clk",
99         .pmc_mask       = 1 << AT91SAM9263_ID_SSC0,
100         .type           = CLK_TYPE_PERIPHERAL,
101 };
102 static struct clk ssc1_clk = {
103         .name           = "ssc1_clk",
104         .pmc_mask       = 1 << AT91SAM9263_ID_SSC1,
105         .type           = CLK_TYPE_PERIPHERAL,
106 };
107 static struct clk ac97_clk = {
108         .name           = "ac97_clk",
109         .pmc_mask       = 1 << AT91SAM9263_ID_AC97C,
110         .type           = CLK_TYPE_PERIPHERAL,
111 };
112 static struct clk tcb_clk = {
113         .name           = "tcb_clk",
114         .pmc_mask       = 1 << AT91SAM9263_ID_TCB,
115         .type           = CLK_TYPE_PERIPHERAL,
116 };
117 static struct clk pwm_clk = {
118         .name           = "pwm_clk",
119         .pmc_mask       = 1 << AT91SAM9263_ID_PWMC,
120         .type           = CLK_TYPE_PERIPHERAL,
121 };
122 static struct clk macb_clk = {
123         .name           = "pclk",
124         .pmc_mask       = 1 << AT91SAM9263_ID_EMAC,
125         .type           = CLK_TYPE_PERIPHERAL,
126 };
127 static struct clk dma_clk = {
128         .name           = "dma_clk",
129         .pmc_mask       = 1 << AT91SAM9263_ID_DMA,
130         .type           = CLK_TYPE_PERIPHERAL,
131 };
132 static struct clk twodge_clk = {
133         .name           = "2dge_clk",
134         .pmc_mask       = 1 << AT91SAM9263_ID_2DGE,
135         .type           = CLK_TYPE_PERIPHERAL,
136 };
137 static struct clk udc_clk = {
138         .name           = "udc_clk",
139         .pmc_mask       = 1 << AT91SAM9263_ID_UDP,
140         .type           = CLK_TYPE_PERIPHERAL,
141 };
142 static struct clk isi_clk = {
143         .name           = "isi_clk",
144         .pmc_mask       = 1 << AT91SAM9263_ID_ISI,
145         .type           = CLK_TYPE_PERIPHERAL,
146 };
147 static struct clk lcdc_clk = {
148         .name           = "lcdc_clk",
149         .pmc_mask       = 1 << AT91SAM9263_ID_LCDC,
150         .type           = CLK_TYPE_PERIPHERAL,
151 };
152 static struct clk ohci_clk = {
153         .name           = "ohci_clk",
154         .pmc_mask       = 1 << AT91SAM9263_ID_UHP,
155         .type           = CLK_TYPE_PERIPHERAL,
156 };
157
158 static struct clk *periph_clocks[] __initdata = {
159         &pioA_clk,
160         &pioB_clk,
161         &pioCDE_clk,
162         &usart0_clk,
163         &usart1_clk,
164         &usart2_clk,
165         &mmc0_clk,
166         &mmc1_clk,
167         &can_clk,
168         &twi_clk,
169         &spi0_clk,
170         &spi1_clk,
171         &ssc0_clk,
172         &ssc1_clk,
173         &ac97_clk,
174         &tcb_clk,
175         &pwm_clk,
176         &macb_clk,
177         &twodge_clk,
178         &udc_clk,
179         &isi_clk,
180         &lcdc_clk,
181         &dma_clk,
182         &ohci_clk,
183         // irq0 .. irq1
184 };
185
186 static struct clk_lookup periph_clocks_lookups[] = {
187         /* One additional fake clock for macb_hclk */
188         CLKDEV_CON_ID("hclk", &macb_clk),
189         CLKDEV_CON_DEV_ID("pclk", "ssc.0", &ssc0_clk),
190         CLKDEV_CON_DEV_ID("pclk", "ssc.1", &ssc1_clk),
191         CLKDEV_CON_DEV_ID("mci_clk", "atmel_mci.0", &mmc0_clk),
192         CLKDEV_CON_DEV_ID("mci_clk", "atmel_mci.1", &mmc1_clk),
193         CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.0", &spi0_clk),
194         CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.1", &spi1_clk),
195         CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.0", &tcb_clk),
196         CLKDEV_CON_DEV_ID(NULL, "i2c-at91sam9260.0", &twi_clk),
197         /* fake hclk clock */
198         CLKDEV_CON_DEV_ID("hclk", "at91_ohci", &ohci_clk),
199         CLKDEV_CON_ID("pioA", &pioA_clk),
200         CLKDEV_CON_ID("pioB", &pioB_clk),
201         CLKDEV_CON_ID("pioC", &pioCDE_clk),
202         CLKDEV_CON_ID("pioD", &pioCDE_clk),
203         CLKDEV_CON_ID("pioE", &pioCDE_clk),
204         /* more usart lookup table for DT entries */
205         CLKDEV_CON_DEV_ID("usart", "ffffee00.serial", &mck),
206         CLKDEV_CON_DEV_ID("usart", "fff8c000.serial", &usart0_clk),
207         CLKDEV_CON_DEV_ID("usart", "fff90000.serial", &usart1_clk),
208         CLKDEV_CON_DEV_ID("usart", "fff94000.serial", &usart2_clk),
209         /* more tc lookup table for DT entries */
210         CLKDEV_CON_DEV_ID("t0_clk", "fff7c000.timer", &tcb_clk),
211         CLKDEV_CON_DEV_ID("hclk", "a00000.ohci", &ohci_clk),
212         CLKDEV_CON_DEV_ID("spi_clk", "fffa4000.spi", &spi0_clk),
213         CLKDEV_CON_DEV_ID("spi_clk", "fffa8000.spi", &spi1_clk),
214         CLKDEV_CON_DEV_ID("mci_clk", "fff80000.mmc", &mmc0_clk),
215         CLKDEV_CON_DEV_ID("mci_clk", "fff84000.mmc", &mmc1_clk),
216         CLKDEV_CON_DEV_ID(NULL, "fff88000.i2c", &twi_clk),
217         CLKDEV_CON_DEV_ID(NULL, "fffff200.gpio", &pioA_clk),
218         CLKDEV_CON_DEV_ID(NULL, "fffff400.gpio", &pioB_clk),
219         CLKDEV_CON_DEV_ID(NULL, "fffff600.gpio", &pioCDE_clk),
220         CLKDEV_CON_DEV_ID(NULL, "fffff800.gpio", &pioCDE_clk),
221         CLKDEV_CON_DEV_ID(NULL, "fffffa00.gpio", &pioCDE_clk),
222 };
223
224 static struct clk_lookup usart_clocks_lookups[] = {
225         CLKDEV_CON_DEV_ID("usart", "atmel_usart.0", &mck),
226         CLKDEV_CON_DEV_ID("usart", "atmel_usart.1", &usart0_clk),
227         CLKDEV_CON_DEV_ID("usart", "atmel_usart.2", &usart1_clk),
228         CLKDEV_CON_DEV_ID("usart", "atmel_usart.3", &usart2_clk),
229 };
230
231 /*
232  * The four programmable clocks.
233  * You must configure pin multiplexing to bring these signals out.
234  */
235 static struct clk pck0 = {
236         .name           = "pck0",
237         .pmc_mask       = AT91_PMC_PCK0,
238         .type           = CLK_TYPE_PROGRAMMABLE,
239         .id             = 0,
240 };
241 static struct clk pck1 = {
242         .name           = "pck1",
243         .pmc_mask       = AT91_PMC_PCK1,
244         .type           = CLK_TYPE_PROGRAMMABLE,
245         .id             = 1,
246 };
247 static struct clk pck2 = {
248         .name           = "pck2",
249         .pmc_mask       = AT91_PMC_PCK2,
250         .type           = CLK_TYPE_PROGRAMMABLE,
251         .id             = 2,
252 };
253 static struct clk pck3 = {
254         .name           = "pck3",
255         .pmc_mask       = AT91_PMC_PCK3,
256         .type           = CLK_TYPE_PROGRAMMABLE,
257         .id             = 3,
258 };
259
260 static void __init at91sam9263_register_clocks(void)
261 {
262         int i;
263
264         for (i = 0; i < ARRAY_SIZE(periph_clocks); i++)
265                 clk_register(periph_clocks[i]);
266
267         clkdev_add_table(periph_clocks_lookups,
268                          ARRAY_SIZE(periph_clocks_lookups));
269         clkdev_add_table(usart_clocks_lookups,
270                          ARRAY_SIZE(usart_clocks_lookups));
271
272         clk_register(&pck0);
273         clk_register(&pck1);
274         clk_register(&pck2);
275         clk_register(&pck3);
276 }
277
278 /* --------------------------------------------------------------------
279  *  GPIO
280  * -------------------------------------------------------------------- */
281
282 static struct at91_gpio_bank at91sam9263_gpio[] __initdata = {
283         {
284                 .id             = AT91SAM9263_ID_PIOA,
285                 .regbase        = AT91SAM9263_BASE_PIOA,
286         }, {
287                 .id             = AT91SAM9263_ID_PIOB,
288                 .regbase        = AT91SAM9263_BASE_PIOB,
289         }, {
290                 .id             = AT91SAM9263_ID_PIOCDE,
291                 .regbase        = AT91SAM9263_BASE_PIOC,
292         }, {
293                 .id             = AT91SAM9263_ID_PIOCDE,
294                 .regbase        = AT91SAM9263_BASE_PIOD,
295         }, {
296                 .id             = AT91SAM9263_ID_PIOCDE,
297                 .regbase        = AT91SAM9263_BASE_PIOE,
298         }
299 };
300
301 /* --------------------------------------------------------------------
302  *  AT91SAM9263 processor initialization
303  * -------------------------------------------------------------------- */
304
305 static void __init at91sam9263_map_io(void)
306 {
307         at91_init_sram(0, AT91SAM9263_SRAM0_BASE, AT91SAM9263_SRAM0_SIZE);
308         at91_init_sram(1, AT91SAM9263_SRAM1_BASE, AT91SAM9263_SRAM1_SIZE);
309 }
310
311 static void __init at91sam9263_ioremap_registers(void)
312 {
313         at91_ioremap_shdwc(AT91SAM9263_BASE_SHDWC);
314         at91_ioremap_rstc(AT91SAM9263_BASE_RSTC);
315         at91_ioremap_ramc(0, AT91SAM9263_BASE_SDRAMC0, 512);
316         at91_ioremap_ramc(1, AT91SAM9263_BASE_SDRAMC1, 512);
317         at91sam926x_ioremap_pit(AT91SAM9263_BASE_PIT);
318         at91sam9_ioremap_smc(0, AT91SAM9263_BASE_SMC0);
319         at91sam9_ioremap_smc(1, AT91SAM9263_BASE_SMC1);
320         at91_ioremap_matrix(AT91SAM9263_BASE_MATRIX);
321 }
322
323 static void __init at91sam9263_initialize(void)
324 {
325         arm_pm_idle = at91sam9_idle;
326         arm_pm_restart = at91sam9_alt_restart;
327         at91_extern_irq = (1 << AT91SAM9263_ID_IRQ0) | (1 << AT91SAM9263_ID_IRQ1);
328
329         /* Register GPIO subsystem */
330         at91_gpio_init(at91sam9263_gpio, 5);
331 }
332
333 /* --------------------------------------------------------------------
334  *  Interrupt initialization
335  * -------------------------------------------------------------------- */
336
337 /*
338  * The default interrupt priority levels (0 = lowest, 7 = highest).
339  */
340 static unsigned int at91sam9263_default_irq_priority[NR_AIC_IRQS] __initdata = {
341         7,      /* Advanced Interrupt Controller (FIQ) */
342         7,      /* System Peripherals */
343         1,      /* Parallel IO Controller A */
344         1,      /* Parallel IO Controller B */
345         1,      /* Parallel IO Controller C, D and E */
346         0,
347         0,
348         5,      /* USART 0 */
349         5,      /* USART 1 */
350         5,      /* USART 2 */
351         0,      /* Multimedia Card Interface 0 */
352         0,      /* Multimedia Card Interface 1 */
353         3,      /* CAN */
354         6,      /* Two-Wire Interface */
355         5,      /* Serial Peripheral Interface 0 */
356         5,      /* Serial Peripheral Interface 1 */
357         4,      /* Serial Synchronous Controller 0 */
358         4,      /* Serial Synchronous Controller 1 */
359         5,      /* AC97 Controller */
360         0,      /* Timer Counter 0, 1 and 2 */
361         0,      /* Pulse Width Modulation Controller */
362         3,      /* Ethernet */
363         0,
364         0,      /* 2D Graphic Engine */
365         2,      /* USB Device Port */
366         0,      /* Image Sensor Interface */
367         3,      /* LDC Controller */
368         0,      /* DMA Controller */
369         0,
370         2,      /* USB Host port */
371         0,      /* Advanced Interrupt Controller (IRQ0) */
372         0,      /* Advanced Interrupt Controller (IRQ1) */
373 };
374
375 AT91_SOC_START(sam9263)
376         .map_io = at91sam9263_map_io,
377         .default_irq_priority = at91sam9263_default_irq_priority,
378         .ioremap_registers = at91sam9263_ioremap_registers,
379         .register_clocks = at91sam9263_register_clocks,
380         .init = at91sam9263_initialize,
381 AT91_SOC_END