/* pip.c
* Linux CAN-bus device driver.
* Written by Arnaud Westenberg email:arnaud@wanadoo.nl
+ * Rewritten for new CAN queues by Pavel Pisa - OCERA team member
+ * email:pisa@cmp.felk.cvut.cz
+ * Adapted for actual PIP5 Version and PIP7 and PIP8 by
+ * Stefan Peter, MPL AG, Switzerland
+ * email:support@mpl.ch
* This software is released under the GPL-License.
- * Version 0.7 6 Aug 2001
- */
+ * Version lincan-0.3 17 Jun 2004
+ */
+/* This is the CAN driver for the PIP5,PIP6,PIP7 and PIP8
+ * Packaged Industrial PCs of MPL AG, Switzerland.
+ */
-#include <linux/autoconf.h>
-#if defined (CONFIG_MODVERSIONS) && !defined (MODVERSIONS)
-#define MODVERSIONS
-#endif
-
-#if defined (MODVERSIONS)
-#include <linux/modversions.h>
-#endif
-
-#include <linux/ioport.h>
-#include <linux/delay.h>
-#include <asm/errno.h>
-#include <asm/io.h>
+#include "../include/can.h"
+#include "../include/can_sysdep.h"
#include "../include/main.h"
#include "../include/pip.h"
#include "../include/i82527.h"
-
-int pip5_request_io(unsigned long io_addr)
+/* PIP Specific Extension registers */
+#define PIP_CANRES_REG 0x804 /* CAN Resources */
+#define PIP_CANCTRL_REG (PIP_CANRES_REG+1) /* CAN Control */
+/* Interrupt maps for the various PIP variants, see user manual */
+#define PIP5_IRQ_MAP 0x4F6D
+#define PIP6_IRQ_MAP 0xDEF8
+#define PIP7_IRQ_MAP 0x3768
+#define PIP8_IRQ_MAP 0x3768
+
+int pip_request_io(struct candevice_t *candev)
{
- if (io_addr != 0x8000) {
+ if ((candev->io_addr != 0x1000) && (candev->io_addr != 0x8000)
+ && (candev->io_addr != 0xe000)) {
CANMSG("Invalid base io address\n");
- CANMSG("The PIP5 uses a fixed base address of 0x8000,\n");
- CANMSG("please consult your user manual.\n");
- return -ENODEV;
- }
- if (check_region(io_addr,0x100)) {
- CANMSG("Unable to open port: 0x%lx\n",io_addr);
- return -ENODEV;
- }
- else if(check_region(io_addr+0x102,0x01)) {
- CANMSG("Unable to open port: 0x%lx\n",io_addr+0x102);
- return -ENODEV;
- }
- else {
- request_region(io_addr,0x100,DEVICE_NAME);
- DEBUGMSG("Registered IO-memory: 0x%lx - 0x%lx\n", io_addr, io_addr + 0x100 - 1);
- request_region(io_addr+0x102,0x01,DEVICE_NAME);
- DEBUGMSG("Registered IO-memory: 0x%lx\n", io_addr+0x102);
- }
- return 0;
-}
-
-int pip6_request_io(unsigned long io_addr)
-{
- if ( (io_addr != 0x1000)&&(io_addr != 0x8000)&&(io_addr != 0xe000)) {
- CANMSG("Invalid base io address\n");
- CANMSG("Valid values for the PIP6 are: 0x1000, 0x8000 or 0xe000\n");
+ CANMSG
+ ("Valid values for the PIP are: 0x1000, 0x8000 or 0xe000\n");
CANMSG("Please consult your user manual.\n");
return -ENODEV;
}
- if (check_region(io_addr,0x100)) {
- CANMSG("Unable to open port: 0x%lx\n",io_addr);
+ if (!can_request_io_region(candev->io_addr, 0x100, DEVICE_NAME)) {
+ CANMSG("Unable to open port: 0x%lx\n", candev->io_addr);
return -ENODEV;
- }
- else if (check_region(0x804, 0x02)) {
- CANMSG("Unable to open port: 0x%x\n", 0x804);
+ } else
+ if (!can_request_io_region(PIP_CANRES_REG, 0x02, DEVICE_NAME))
+ {
+ can_release_io_region(candev->io_addr, 0x100);
+ CANMSG("Unable to open port: 0x%x\n", PIP_CANRES_REG);
return -ENODEV;
+ } else {
+ DEBUGMSG("Registered IO-memory: 0x%lx - 0x%lx\n",
+ candev->io_addr, candev->io_addr + 0x100 - 1);
+ DEBUGMSG("Registered IO-memory : 0x%x - 0x%x\n",
+ PIP_CANRES_REG, PIP_CANCTRL_REG);
}
- else {
- request_region(io_addr,0x100, DEVICE_NAME);
- DEBUGMSG("Registered IO-memory: 0x%lx - 0x%lx\n", io_addr, io_addr + 0x100 -1);
- request_region(0x804,0x02,DEVICE_NAME);
- DEBUGMSG("Registered IO-memory : 0x%x - 0x%x\n",0x804,0x805);
- }
- return 0;
-}
-
-int pip5_release_io(unsigned long io_addr)
-{
- release_region(io_addr,0x100);
- release_region(io_addr+0x102,0x01);
-
return 0;
}
-int pip6_release_io(unsigned long io_addr)
+int pip_release_io(struct candevice_t *candev)
{
- release_region(io_addr,0x100);
- release_region(0x804,0x02);
+ can_release_io_region(candev->io_addr, 0x100);
+ can_release_io_region(PIP_CANRES_REG, 0x02);
return 0;
}
-int pip_reset(int card)
+int pip_reset(struct candevice_t *candev)
{
- int i=0, res_value=0;
+ int i = 0;
- DEBUGMSG("Resetting %s hardware ...\n", candevices_p[card]->hwname);
- if (!strcmp(candevices_p[card]->hwname,"pip5"))
- res_value = 0xcf;
- else
- res_value = 0x01;
+ DEBUGMSG("Resetting %s hardware ...\n", candev->hwname);
while (i < 1000000) {
i++;
- outb(res_value,candevices_p[card]->res_addr);
+ can_outb(0x01, candev->res_addr);
}
- outb(0x0,candevices_p[card]->res_addr);
+ can_outb(0x0, candev->res_addr);
/* Check hardware reset status */
- i=0;
- while ( (inb(candevices_p[card]->io_addr+iCPU) & iCPU_RST) && (i<=15)) {
+ i = 0;
+ while ((can_inb(candev->io_addr + iCPU) & iCPU_RST) && (i <= 15)) {
udelay(20000);
i++;
}
- if (i>=15) {
+ if (i >= 15) {
CANMSG("Reset status timeout!\n");
CANMSG("Please check your hardware.\n");
return -ENODEV;
- }
- else
+ } else
DEBUGMSG("Chip0 reset status ok.\n");
-
+
return 0;
}
-int pip_init_hw_data(int card)
+int pip_init_hw_data(struct candevice_t *candev)
{
- if (!strcmp(candevices_p[card]->hwname,"pip5"))
- candevices_p[card]->res_addr=candevices_p[card]->io_addr+0x102;
- else
- candevices_p[card]->res_addr=0x805;
- candevices_p[card]->nr_82527_chips=1;
- candevices_p[card]->nr_sja1000_chips=0;
- candevices_p[card]->flags |= PROGRAMMABLE_IRQ;
+ candev->res_addr = PIP_CANCTRL_REG;
+ candev->nr_82527_chips = 1;
+ candev->nr_sja1000_chips = 0;
+ candev->nr_all_chips = 1;
+ candev->flags |= CANDEV_PROGRAMMABLE_IRQ;
return 0;
}
-int pip_init_chip_data(int card, int chipnr)
+int pip_init_chip_data(struct candevice_t *candev, int chipnr)
{
- candevices_p[card]->chip[chipnr]->chip_type="i82527";
- candevices_p[card]->chip[chipnr]->chip_base_addr=candevices_p[card]->io_addr;
- candevices_p[card]->chip[chipnr]->clock = 16000000;
- if (!strcmp(candevices_p[card]->hwname,"pip5"))
- candevices_p[card]->chip[chipnr]->int_cpu_reg = iCPU_DSC;
- else
- candevices_p[card]->chip[chipnr]->int_cpu_reg = 0x0;
- candevices_p[card]->chip[chipnr]->int_clk_reg = iCLK_SL1;
- candevices_p[card]->chip[chipnr]->int_bus_reg = iBUS_CBY;
- candevices_p[card]->chip[chipnr]->sja_cdr_reg = 0;
- candevices_p[card]->chip[chipnr]->sja_ocr_reg = 0;
+ i82527_fill_chipspecops(candev->chip[chipnr]);
+ candev->chip[chipnr]->chip_base_addr = can_ioport2ioptr(candev->io_addr);
+ candev->chip[chipnr]->clock = 8000000;
+ candev->chip[chipnr]->int_cpu_reg = 0;
+ candev->chip[chipnr]->int_clk_reg = iCLK_SL1;
+ candev->chip[chipnr]->int_bus_reg = iBUS_CBY;
+ candev->chip[chipnr]->sja_cdr_reg = 0;
+ candev->chip[chipnr]->sja_ocr_reg = 0;
return 0;
}
-int pip_init_obj_data(int chipnr, int objnr)
+int pip_init_obj_data(struct canchip_t *chip, int objnr)
{
- chips_p[chipnr]->msgobj[objnr]->obj_base_addr=chips_p[chipnr]->chip_base_addr+(objnr+1)*0x10;
- chips_p[chipnr]->msgobj[objnr]->flags=0;
-
+ chip->msgobj[objnr]->obj_base_addr =
+ chip->chip_base_addr + (objnr + 1) * 0x10;
+
return 0;
}
-int pip5_program_irq(int card)
+int pip_program_irq(struct candevice_t *candev)
{
- outb(0x01, candevices_p[card]->res_addr);
- switch (candevices_p[card]->chip[0]->chip_irq) {
- case 3: { outb(0x03, candevices_p[card]->res_addr); break; }
- case 4: { outb(0x05, candevices_p[card]->res_addr); break; }
- case 5: { outb(0x07, candevices_p[card]->res_addr); break; }
- case 10: { outb(0x09, candevices_p[card]->res_addr); break; }
- case 11: { outb(0x0c, candevices_p[card]->res_addr); break; }
- case 15: { outb(0x0d, candevices_p[card]->res_addr); break; }
- default: {
- CANMSG("Supplied interrupt is not supported by the hardware\n");
- CANMSG("Please consult your user manual.\n");
+ unsigned int irq_mask;
+ unsigned char can_addr = 0, can_reg = 0;
+ DEBUGMSG("pip_program_irq\n");
+ /* Reset can controller */
+ can_outb(0x01, candev->res_addr);
+ if (strcmp(candev->hwname, "pip5") == 0) {
+ irq_mask = PIP5_IRQ_MAP;
+ } else if (strcmp(candev->hwname, "pip6") == 0) {
+ irq_mask = PIP6_IRQ_MAP;
+ } else if (strcmp(candev->hwname, "pip7") == 0) {
+ irq_mask = PIP7_IRQ_MAP;
+ } else if (strcmp(candev->hwname, "pip8") == 0) {
+ irq_mask = PIP8_IRQ_MAP;
+ } else {
+ CANMSG("Unsupported PIP specified.\n");
return -ENODEV;
- }
}
- outb(0x00, candevices_p[card]->res_addr);
-
- return 0;
-}
-
-int pip6_program_irq(int card)
-{
- unsigned char can_int = 0, can_addr = 0;
-
- can_int = candevices_p[card]->chip[0]->chip_irq;
- if ((can_int != 3) && (can_int != 4) && (can_int != 5) && (can_int != 6)
- && (can_int != 7) && (can_int != 9) && (can_int != 10) &&
- (can_int != 11) && (can_int != 12) && (can_int != 14) &&
- (can_int != 15)) {
- CANMSG("Invalid interrupt number\n");
- CANMSG("Valid interrupt numbers for the PIP6: 3,4,5,6,7,9,10,11,12,14 or 15\n");
- CANMSG("Please consult your user manual.\n");
+ if ((candev->chip[0]->chip_irq < 1)
+ || (candev->chip[0]->chip_irq > 15)) {
+ CANMSG("Interrupt specified does not exist.\n");
return -ENODEV;
}
- switch (candevices_p[card]->io_addr) {
- case 0x1000: { can_addr = 0x01; break; }
- case 0x8000: { can_addr = 0x02; break; }
- case 0xe000: { can_addr = 0x03; break; }
- default: {
- CANMSG("Supplied io address is not valid, please check your manual\n");
+ if (((0x01 << (candev->chip[0]->chip_irq - 1)) & irq_mask) == 0) {
+ CANMSG("Invalid Interrupt specified %d\n",
+ candev->chip[0]->chip_irq);
return -ENODEV;
+ }
+
+ /* set the IRQ routing of the board accordingly */
+ switch (candev->io_addr) {
+ case 0x1000:{
+ can_addr = 0x01;
+ break;
+ }
+ case 0x8000:{
+ can_addr = 0x02;
+ break;
+ }
+ case 0xe000:{
+ can_addr = 0x03;
+ break;
+ }
+ default:{
+ CANMSG
+ ("Supplied io address is not valid, please check your manual\n");
+ return -ENODEV;
}
}
- outb( (can_int<<4)|can_addr, 0x804);
+ can_reg = can_inb(PIP_CANRES_REG);
+ DEBUGMSG("PIP_CANRES was 0x%x\n", can_reg);
+ can_reg = (candev->chip[0]->chip_irq << 4) | can_addr;
+ DEBUGMSG("Setting PIP_CANRES_REG to 0x%x\n", can_reg);
+ can_outb((candev->chip[0]->chip_irq << 4) | can_addr, PIP_CANRES_REG);
+ /* re-enable the chip */
+ can_outb(0x00, candev->res_addr);
return 0;
}
-void pip_write_register(unsigned char data, unsigned long address)
-{
- outb(data,address);
-}
-unsigned pip_read_register(unsigned long address)
+void pip_write_register(unsigned data, can_ioptr_t address)
{
- return inb(address);
+ can_outb(data, address);
}
-/* !!! Don't change these functions !!! */
-int pip5_register(struct hwspecops_t *hwspecops)
+unsigned pip_read_register(can_ioptr_t address)
{
- hwspecops->request_io = pip5_request_io;
- hwspecops->release_io = pip5_release_io;
- hwspecops->reset = pip_reset;
- hwspecops->init_hw_data = pip_init_hw_data;
- hwspecops->init_chip_data = pip_init_chip_data;
- hwspecops->init_obj_data = pip_init_obj_data;
- hwspecops->write_register = pip_write_register;
- hwspecops->read_register = pip_read_register;
- hwspecops->program_irq = pip5_program_irq;
- return 0;
+ return can_inb(address);
}
-int pip6_register(struct hwspecops_t *hwspecops)
+/* !!! Don't change these functions !!! */
+int pip_register(struct hwspecops_t *hwspecops)
{
- hwspecops->request_io = pip6_request_io;
- hwspecops->release_io = pip6_release_io;
+ hwspecops->request_io = pip_request_io;
+ hwspecops->release_io = pip_release_io;
hwspecops->reset = pip_reset;
hwspecops->init_hw_data = pip_init_hw_data;
hwspecops->init_chip_data = pip_init_chip_data;
hwspecops->init_obj_data = pip_init_obj_data;
hwspecops->write_register = pip_write_register;
hwspecops->read_register = pip_read_register;
- hwspecops->program_irq = pip6_program_irq;
+ hwspecops->program_irq = pip_program_irq;
return 0;
}