]> rtime.felk.cvut.cz Git - arc.git/blob - boards/mpc5567qrtech/config/Dma_Cfg.h
Added SPI support for MPC5668 and MPC5567. Added DMA config for MPC5567. Added more...
[arc.git] / boards / mpc5567qrtech / config / Dma_Cfg.h
1 /* -------------------------------- Arctic Core ------------------------------\r
2  * Arctic Core - the open source AUTOSAR platform http://arccore.com\r
3  *\r
4  * Copyright (C) 2009  ArcCore AB <contact@arccore.com>\r
5  *\r
6  * This source code is free software; you can redistribute it and/or modify it\r
7  * under the terms of the GNU General Public License version 2 as published by the\r
8  * Free Software Foundation; See <http://www.gnu.org/licenses/old-licenses/gpl-2.0.txt>.\r
9  *\r
10  * This program is distributed in the hope that it will be useful, but\r
11  * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY\r
12  * or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License\r
13  * for more details.\r
14  * -------------------------------- Arctic Core ------------------------------*/\r
15 \r
16 #ifndef DMA_CFG_H_\r
17 #define DMA_CFG_H_\r
18 \r
19 // See section 9.4.3 DMA Request Assignments in MPC5567 RM\r
20 typedef enum\r
21 {\r
22   DMA_ADC_GROUP0_COMMAND_CHANNEL,\r
23   DMA_ADC_GROUP0_RESULT_CHANNEL,\r
24 \r
25   DMA_ADC_GROUP1_COMMAND_CHANNEL,\r
26   DMA_ADC_GROUP1_RESULT_CHANNEL,\r
27 \r
28   DMA_ADC_GROUP2_COMMAND_CHANNEL,\r
29   DMA_ADC_GROUP2_RESULT_CHANNEL,\r
30 \r
31   DMA_ADC_GROUP3_COMMAND_CHANNEL,\r
32   DMA_ADC_GROUP3_RESULT_CHANNEL,\r
33 \r
34   DMA_ADC_GROUP4_COMMAND_CHANNEL,\r
35   DMA_ADC_GROUP4_RESULT_CHANNEL,\r
36 \r
37   DMA_ADC_GROUP5_COMMAND_CHANNEL,\r
38   DMA_ADC_GROUP5_RESULT_CHANNEL,\r
39 \r
40   DMA_SPI_B_TRANSMIT_CHANNEL,\r
41   DMA_SPI_B_RECEIVE_CHANNEL,\r
42 \r
43   DMA_SPI_C_TRANSMIT_CHANNEL,\r
44   DMA_SPI_C_RECEIVE_CHANNEL,\r
45 \r
46   DMA_SPI_D_TRANSMIT_CHANNEL,\r
47   DMA_SPI_D_RECEIVE_CHANNEL,\r
48 \r
49   DMA_SPI_COMBINED_TRANSMIT_CHANNEL,\r
50   DMA_SPI_COMBINED_RECEIVE_CHANNEL,\r
51 \r
52   DMA_EMIOS_0_CHANNEL,\r
53   DMA_EMIOS_1_CHANNEL,\r
54   DMA_EMIOS_2_CHANNEL,\r
55   DMA_EMIOS_3_CHANNEL,\r
56   DMA_EMIOS_4_CHANNEL,\r
57   DMA_EMIOS_8_CHANNEL,\r
58   DMA_EMIOS_9_CHANNEL,\r
59 \r
60   DMA_TPU_0_CHANNEL,\r
61   DMA_TPU_1_CHANNEL,\r
62   DMA_TPU_2_CHANNEL,\r
63   DMA_TPU_14_CHANNEL,\r
64   DMA_TPU_15_CHANNEL,\r
65 \r
66   DMA_NUMBER_OF_CHANNELS\r
67 } Dma_ChannelType;\r
68 \r
69 \r
70 \r
71 #endif /* DMA_CFG_H_ */\r