X-Git-Url: https://rtime.felk.cvut.cz/gitweb/fpga/virtex2/msp430-cmdproc.git/blobdiff_plain/066f608c84bdf31cc92121084b25f97f74aea282..c275cacf7bcb122e176a1993c9e2d2b74d67b80d:/msp430_cmdproc.prj diff --git a/msp430_cmdproc.prj b/msp430_cmdproc.prj new file mode 100644 index 0000000..6c5cc14 --- /dev/null +++ b/msp430_cmdproc.prj @@ -0,0 +1,33 @@ +verilog work openmsp430/core/omsp_alu.v +verilog work openmsp430/core/omsp_clock_module.v +verilog work openmsp430/core/omsp_dbg.v +verilog work openmsp430/core/omsp_dbg_hwbrk.v +verilog work openmsp430/core/omsp_dbg_uart.v +verilog work openmsp430/core/omsp_execution_unit.v +verilog work openmsp430/core/omsp_frontend.v +verilog work openmsp430/core/omsp_mem_backbone.v +verilog work openmsp430/core/omsp_multiplier.v +verilog work openmsp430/core/omsp_register_file.v +verilog work openmsp430/core/omsp_sfr.v +verilog work openmsp430/core/omsp_watchdog.v +verilog work openmsp430/core/openMSP430.v + +verilog work openmsp430/core/openMSP430_undefines.v +verilog work openmsp430/core/timescale.v + +vhdl work openmsp430/memory/ram_generic.vhd + +vhdl work openmsp430/uart/tx_control.vhd +vhdl work openmsp430/uart/tx.vhd +vhdl work openmsp430/uart/rx_control.vhd +vhdl work openmsp430/uart/rx.vhd +vhdl work openmsp430/uart/fifo.vhd +vhdl work openmsp430/uart/baud_gen.vhd +vhdl work openmsp430/uart/uart.vhd + +verilog work openmsp430/top/top_8_32_mul/openMSP430_defines.v +vhdl work openmsp430/top/top_8_32_mul/openMSP430_8_32_mul.vhd + + +vhdl work msp430_cmdproc.vhd +